DATA SHEET

TDA7050T
Low voltage mono/stereo power amplifier

Product specification
File under Integrated Circuits, IC01

July 1994
Low voltage mono/stereo power amplifier

TDA7050T

GENERAL DESCRIPTION
The TDA7050T is a low voltage audio amplifier for small radios with headphones (such as watch, pen and pocket radios) in mono (bridge-tied load) or stereo applications.

Features
- Limited to battery supply application only (typ. 3 and 4 V)
- Operates with supply voltage down to 1,6 V
- No external components required
- Very low quiescent current
- Fixed integrated gain of 26 dB, floating differential input
- Flexibility in use – mono BTL as well as stereo
- Small dimension of encapsulation (see package design example).

QUICK REFERENCE DATA

Supply voltage range
Total quiescent current (at $V_P = 3$ V)
Bridge tied load application (BTL)
Output power at $R_L = 32 \Omega$
$V_P = 3$ V; $d_{tot} = 10\%$
$P_0$ typ. 140 mW
D.C. output offset voltage between the outputs
$|\Delta V|$ max. 70 mV
Noise output voltage (r.m.s. value)
at $f = 1$ kHz; $R_S = 5$ kΩ
$V_{no(rms)}$ typ. 140 $\mu$V
Stereo application
Output power at $R_L = 32 \Omega$
$d_{tot} = 10\%$; $V_P = 3$ V
$P_0$ typ. 35 mW
$d_{tot} = 10\%$; $V_P = 4,5$ V
$P_0$ typ. 75 mW
Channel separation at $R_S = 0$ Ω; $f = 1$ kHz
$\alpha$ typ. 40 dB
Noise output voltage (r.m.s. value)
at $f = 1$ kHz; $R_S = 5$ kΩ
$V_{no(rms)}$ typ. 100 $\mu$V

PACKAGE OUTLINE
8-lead mini-pack; plastic (SO8; SOT96A); SOT96-1; 1996 July 24.
RATINGS
Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage $V_P$ max. 6 V
Peak output current $I_{OM}$ max. 150 mA
Total power dissipation see derating curve Fig.1
Storage temperature range $T_{stg}$ -55 to +150 °C
Crystal temperature $T_c$ max. 100 °C
A.C. and d.c. short-circuit duration
at $V_P = 3,0$ V (during mishandling) $t_{sc}$ max. 5 s

Fig.1 Power derating curve.

SO PACKAGE DESIGN EXAMPLE
To achieve the small dimension of the encapsulation the SO package is preferred with only 8 pins. Because a heatsink is not applicable, the dissipation is limited by the thermal resistance of the 8-pin SO encapsulation until:

$$\frac{T_{j\text{ max}} - T_{\text{amb}}}{R_{thj-a}} = \frac{100 - 60}{160} = 0.25 \text{ W}$$
Low voltage mono/stereo power amplifier

**CHARACTERISTICS**

\[ V_p = 3 \text{ V}; f = 1 \text{ kHz}; R_L = 32 \text{ } \Omega; T_{amb} = 25 \text{ °C}; \text{ unless otherwise specified} \]

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>MIN.</th>
<th>TYP.</th>
<th>MAX.</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Supply</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Supply voltage</td>
<td>( V_p )</td>
<td>1,6</td>
<td>–</td>
<td>6,0</td>
<td>V</td>
</tr>
<tr>
<td>Total quiescent current</td>
<td>( I_{tot} )</td>
<td>–</td>
<td>3,2</td>
<td>4</td>
<td>mA</td>
</tr>
<tr>
<td><strong>Bridge-tied load application (BTL); see Fig.4</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output power</td>
<td>( P_o )</td>
<td>–</td>
<td>140</td>
<td>–</td>
<td>mW</td>
</tr>
<tr>
<td>( V_p = 3,0 \text{ V}; d_{tot} = 10% )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_p = 4,5 \text{ V}; d_{tot} = 10% ) (( R_L = 64 \text{ } \Omega ))</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Noise output voltage (r.m.s. value)</td>
<td>( V_{no(rms)} )</td>
<td>–</td>
<td>140</td>
<td>–</td>
<td>( \mu \text{V} )</td>
</tr>
<tr>
<td>( R_S = 5 \text{ k}\Omega; f = 1 \text{ kHz} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( R_S = 0 \text{ } \Omega; f = 500 \text{ kHz}; B = 5 \text{ kHz} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D.C. output offset voltage (at ( R_S = 5 \text{ k}\Omega ))</td>
<td>(</td>
<td>\Delta V</td>
<td>)</td>
<td>–</td>
<td>–</td>
</tr>
<tr>
<td>Input impedance (at ( R_S = \infty ))</td>
<td>(</td>
<td>Z_i</td>
<td>)</td>
<td>1</td>
<td>–</td>
</tr>
<tr>
<td>Input bias current</td>
<td>( I_i )</td>
<td>–</td>
<td>40</td>
<td>–</td>
<td>nA</td>
</tr>
<tr>
<td><strong>Stereo application; see Fig.5</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output power</td>
<td>( P_o )</td>
<td>–</td>
<td>35</td>
<td>–</td>
<td>mW</td>
</tr>
<tr>
<td>( V_p = 3,0 \text{ V}; d_{tot} = 10% )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_p = 4,5 \text{ V}; d_{tot} = 10% )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage gain</td>
<td>( G_v )</td>
<td>24,5</td>
<td>26</td>
<td>27,5</td>
<td>dB</td>
</tr>
<tr>
<td>Noise output voltage (r.m.s. value)</td>
<td>( V_{no(rms)} )</td>
<td>–</td>
<td>100</td>
<td>–</td>
<td>( \mu \text{V} )</td>
</tr>
<tr>
<td>( R_S = 5 \text{ k}\Omega; f = 1 \text{ kHz} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( R_S = 0 \text{ } \Omega; f = 500 \text{ kHz}; B = 5 \text{ kHz} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Channel separation</td>
<td>( \alpha )</td>
<td>30</td>
<td>40</td>
<td>–</td>
<td>dB</td>
</tr>
<tr>
<td>Input impedance (at ( R_S = \infty ))</td>
<td>(</td>
<td>Z_i</td>
<td>)</td>
<td>2</td>
<td>–</td>
</tr>
<tr>
<td>Input bias current</td>
<td>( I_i )</td>
<td>–</td>
<td>20</td>
<td>–</td>
<td>nA</td>
</tr>
</tbody>
</table>

*Output power is measured directly at the output pins of the IC. It is shown as a function of the supply voltage in Fig.2 (BTL application) and Fig.3 (stereo application).*
Fig. 2 Output power across the load impedance ($R_L$) as a function of supply voltage ($V_P$) in BTL application. Measurements were made at $f = 1$ kHz; $d_{tot} = 10\%$; $T_{amb} = 25 \, ^\circ C$.

Fig. 3 Output power across the load impedance ($R_L$) as a function of supply voltage ($V_P$) in stereo application. Measurements were made at $f = 1$ kHz; $d_{tot} = 10\%$; $T_{amb} = 25 \, ^\circ C$. 
APPLICATION INFORMATION

Fig.4  Application diagram (BTL); also used as test circuit.

Fig.5  Application diagram (stereo); also used as test circuit.
Low voltage mono/stereo power amplifier

TDA7050T

PACKAGE OUTLINE

SO8: plastic small outline package; 8 leads; body width 3.9 mm

SOT96-1

**DIMENSIONS** (inch dimensions are derived from the original mm dimensions)

<table>
<thead>
<tr>
<th>UNIT</th>
<th>A&lt;sub&gt;max&lt;/sub&gt;</th>
<th>A&lt;sub&gt;1&lt;/sub&gt;</th>
<th>A&lt;sub&gt;2&lt;/sub&gt;</th>
<th>A&lt;sub&gt;3&lt;/sub&gt;</th>
<th>b&lt;sub&gt;p&lt;/sub&gt;</th>
<th>c</th>
<th>D&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>E&lt;sup&gt;(2)&lt;/sup&gt;</th>
<th>e</th>
<th>H&lt;sub&gt;E&lt;/sub&gt;</th>
<th>L</th>
<th>L&lt;sub&gt;P&lt;/sub&gt;</th>
<th>Q</th>
<th>v</th>
<th>w</th>
<th>y</th>
<th>z&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>θ</th>
</tr>
</thead>
<tbody>
<tr>
<td>mm</td>
<td>1.75</td>
<td>0.25</td>
<td>1.45</td>
<td>0.25</td>
<td>0.49</td>
<td>0.25</td>
<td>5.0</td>
<td>4.0</td>
<td>4.8</td>
<td>3.8</td>
<td>1.27</td>
<td>6.2</td>
<td>1.05</td>
<td>0.7</td>
<td>0.25</td>
<td>0.25</td>
<td>0.7</td>
<td>8°</td>
</tr>
<tr>
<td>inches</td>
<td>0.069</td>
<td>0.010</td>
<td>0.057</td>
<td>0.01</td>
<td>0.019</td>
<td>0.0100</td>
<td>0.0075</td>
<td>0.20</td>
<td>0.19</td>
<td>0.16</td>
<td>0.050</td>
<td>0.244</td>
<td>0.041</td>
<td>0.039</td>
<td>0.028</td>
<td>0.024</td>
<td>0.01</td>
<td>0.7</td>
</tr>
</tbody>
</table>

Notes:
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

**OUTLINE VERSION**

<table>
<thead>
<tr>
<th>OUTLINE</th>
<th>REFERENCES</th>
<th>EUROPEAN PROJECTION</th>
<th>ISSUE DATE</th>
</tr>
</thead>
<tbody>
<tr>
<td>SOT96-1</td>
<td>IEC 076E03S</td>
<td>JEDEC MS-012AA</td>
<td>95-02-04</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>97-05-22</td>
</tr>
</tbody>
</table>
SOLDERING

Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our “IC Package Databook” (order code 9398 652 90011).

Reflow soldering

Reflow soldering techniques are suitable for all SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

Wave soldering

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

Repairing soldered joints

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.
DEFINITIONS

<table>
<thead>
<tr>
<th>Data sheet status</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Objective specification</td>
<td>This data sheet contains target or goal specifications for product development.</td>
</tr>
<tr>
<td>Preliminary specification</td>
<td>This data sheet contains preliminary data; supplementary data may be published later.</td>
</tr>
<tr>
<td>Product specification</td>
<td>This data sheet contains final product specifications.</td>
</tr>
</tbody>
</table>

Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information

Where application information is given, it is advisory and does not form part of the specification.

LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.