# LPC3130/3131 Low-cost, low-power ARM926EJ-S MCUs with high-speed USB 2.0 OTG, SD/MMC, and NAND flash controller Rev. 1.04 — 27 May 2010 Preliminary data sheet # 1. General description The NXP LPC3130/3131 combine an 180 MHz ARM926EJ-S CPU core, high-speed USB 2.0 On-The-Go (OTG), up to 192 KB SRAM, NAND flash controller, flexible external bus interface, four channel 10-bit ADC, and a myriad of serial and parallel interfaces in a single chip targeted at consumer, industrial, medical, and communication markets. To optimize system power consumption, the LPC3130/3131 have multiple power domains and a very flexible Clock Generation Unit (CGU) that provides dynamic clock gating and scaling. # 2. Features and benefits # 2.1 Key features - CPU platform - ◆ 180 MHz, 32-bit ARM926EJ-S - ◆ 16 kB D-cache and 16 kB I-cache - Memory Management Unit (MMU) - Internal memory - ◆ 96 kB (LPC3130) or 192 kB (LPC3131) embedded SRAM - External memory interface - ◆ NAND flash controller with 8-bit ECC - ◆ 8/16-bit Multi-Port Memory Controller (MPMC): SDRAM and SRAM - Communication and connectivity - ◆ High-speed USB 2.0 (OTG, Host, Device) with on-chip PHY - ◆ Two I<sup>2</sup>S-bus interfaces - Integrated master/slave SPI - ◆ Two master/slave I<sup>2</sup>C-bus interfaces - Fast UART - Memory Card Interface (MCI): MMC/SD/SDIO/CE-ATA - ◆ Four-channel 10-bit ADC - ◆ Integrated 4/8/16-bit 6800/8080 compatible LCD interface - System functions - Dynamic clock gating and scaling - Multiple power domains - Selectable boot-up: SPI flash, NAND flash, SD/MMC cards, UART, or USB - DMA controller - ◆ Four 32-bit timers - Watchdog timer - ◆ PWM module - ◆ Random Number Generator (RNG) - ◆ General Purpose I/O (GPIO) pins - ◆ Flexible and versatile interrupt structure - ◆ JTAG interface with boundary scan and ARM debug access - Operating voltage and temperature Core voltage: 1.2 VI/O voltage: 1.8 V, 3.3 V ◆ Temperature: –40 °C to +85 °C ■ TFBGA180 package: 12 × 12 mm<sup>2</sup>, 0.8 mm pitch # 3. Ordering information #### Table 1. Ordering information | Type number | Package | | | | | | | |---------------|----------|-------------------------------------------------------------------------------------------------|----------|--|--|--|--| | | Name | Description | Version | | | | | | LPC3130FET180 | TFBGA180 | plastic thin fine pitch ball grid array package, 180 balls, body 12 $\times$ 12 $\times$ 0.8 mm | SOT570-3 | | | | | | LPC3131FET180 | TFBGA180 | plastic thin fine pitch ball grid array package, 180 balls, body 12 $\times$ 12 $\times$ 0.8 mm | SOT570-3 | | | | | Table 2. Ordering options for LPC3130/3131 | Type number | Core/bus<br>frequency | Total<br>SRAM | High-speed<br>USB | 10-bit<br>ADC<br>channels | I <sup>2</sup> S-bus/<br>I <sup>2</sup> C-bus | MCI SDHC/<br>SDIO/<br>CE-ATA | Temperature range | |---------------|-----------------------|---------------|---------------------|---------------------------|-----------------------------------------------|------------------------------|-------------------| | LPC3130FET180 | 180 MHz/<br>90 MHz | 96 kB | Device/<br>Host/OTG | 4 | 2 each | yes | –40 °C to +85 °C | | LPC3131FET180 | 180 MHz/<br>90 MHz | 192 kB | Device/<br>Host/OTG | 4 | 2 each | yes | –40 °C to +85 °C | #### **Block diagram** 4. # 5. Pinning information # 5.1 Pinning Table 3. Pin allocation table | Pin | Symbol | Pin | Symbol | Pin | Symbol | Pin | Symbol | | | |-----|---------------|-----|-------------|-----|-------------|-----|-------------|--|--| | Rov | v A | | | | | | | | | | 1 | EBI_D_10 | 2 | EBI_A_1_CLE | 3 | EBI_D_9 | 4 | mGPIO10 | | | | 5 | mGPIO7 | 6 | mGPIO6 | 7 | SPI_CS_OUT0 | 8 | SPI_SCK | | | | 9 | VDDI | 10 | FFAST_IN | 11 | VSSI | 12 | ADC10B_GNDA | | | | 13 | ADC10B_VDDA33 | 14 | ADC10B_GPA1 | - | - | - | - | | | | Rov | Row B | | | | | | | | | | 1 | EBI_D_8 | 2 | VDDE_IOA | 3 | EBI_A_0_ALE | 4 | mNAND_RYBN2 | | | | 5 | mGPIO8 | 6 | mGPIO5 | 7 | SPI_MOSI | 8 | SPI_CS_IN | | | | 9 | PWM_DATA | 10 | FFAST_OUT | 11 | GPIO3 | 12 | VSSE_IOC | | | | 13 | ADC10B_GPA2 | 14 | ADC10B_GPA0 | - | - | - | - | | | | Rov | v C | | | | | | | | | | 1 | EBI_D_7 | 2 | EBI_D_11 | 3 | VSSE_IOA | 4 | VSSE_IOA | | | | 5 | mGPIO9 | 6 | VDDI | 7 | VSSI | 8 | SPI_MISO | | | | 9 | VDDI | 10 | I2C_SDA0 | 11 | GPIO4 | 12 | VDDI | | | | 13 | VDDE_IOC | 14 | ADC10B_GPA3 | - | - | - | - | | | | Rov | v D | | | | | | | | | | 1 | EBI_D_5 | 2 | EBI_D_6 | 3 | EBI_D_13 | 4 | mNAND_RYBN3 | | | | 5 | VDDE_IOC | 6 | VSSE_IOC | 7 | VDDE_IOC | 8 | VSSE_IOC | | | | 9 | VSSE_IOC | 10 | I2C_SCL0 | 11 | VDDA12 | 12 | VSSI | | | | 13 | BUF_TCK | 14 | BUF_TMS | - | - | - | - | | | Table 3. Pin allocation table ...continued | | | | | Lov | v-cost, low-power A | RM926 | EJ-S microcontrollers | |---------|-----------------------|-----|------------------|-----|---------------------|----------|------------------------------------------| | Table : | 3. Pin allocation tak | ole | continued | | | | C3130/3131 SEJ-S microcontrollers Symbol | | | Symbol | | Symbol | Pin | Symbol | Pin | Symbol VSSE_IOA VDDE_IOC I2C_SDA1 | | Row E | - | | • | | • | | P | | 1 E | BI_D_3 | 2 | EBI_D_4 | 3 | EBI_D_14 | 4 | VSSE_IOA | | | /DDE_IOA | 6 | mNAND_RYBN0 | 7 | mNAND_RYBN1 | 8 | VDDE_IOC | | | /SSA12 | 10 | VDDA12 | 11 | ARM_TDO | 12 | I2C_SDA1 | | 13 l | 2C_SCL1 | 14 | I2STX_BCK1 | - | - | - | - | | Row F | | | | | | | | | 1 E | BI_D_2 | 2 | EBI_D_1 | 3 | EBI_D_15 | 4 | VSSE_IOA | | | /DDE_IOA | 10 | SCAN_TDO | 11 | BUF_TRST_N | 12 | I2STX_DATA1 | | 13 l | <br>2SRX_WS1 | 14 | I2SRX_BCK1 | - | - | - | - | | Row ( | | | <del>_</del> | | | | | | 1 E | BI_NCAS_BLOUT_0 | 2 | EBI_D_0 | 3 | EBI_D_12 | 4 | VSSI | | | /DDE_IOA | 10 | I2STX_WS1 | 11 | VSSE_IOC | 12 | VDDE_IOC | | 13 S | SYSCLK_O | 14 | I2SRX_DATA1 | - | - | - | - | | Row H | 1 | | | | | | | | 1 E | BI_DQM_0_NOE | 2 | EBI_NRAS_BLOUT_1 | 3 | VDDI | 4 | VSSE_IOA | | 5 V | /DDE_IOA | 10 | GPIO12 | 11 | GPIO19 | 12 | CLK_256FS_O | | 13 ( | SPIO11 | 14 | RSTIN_N | - | - | - | - | | Row J | <br>J | | | | | | | | 1 N | IAND_NCS_0 | 2 | EBI_NWE | 3 | NAND_NCS_1 | 4 | CLOCK_OUT | | | JSB_RREF | 10 | GPIO1 | 11 | GPIO16 | 12 | GPIO13 | | 13 ( | SPIO15 | 14 | GPIO14 | - | - | - | - | | Row k | <b>(</b> | | | | | | | | 1 N | IAND_NCS_2 | 2 | NAND_NCS_3 | 3 | VSSE_IOA | 4 | USB_VSSA_REF | | | nLCD_DB_12 | 6 | mLCD_DB_6 | 7 | mLCD_DB_10 | 8 | mLCD_CSB | | 9 T | DI | 10 | GPIO0 | 11 | VDDE_IOC | 12 | GPIO17 | | 13 ( | SPIO20 | 14 | GPIO18 | - | - | - | - | | Row L | | | | | | | | | 1 L | JSB_VDDA12_PLL | 2 | USB_VBUS | 3 | USB_VSSA_TERM | 4 | VDDE_IOB | | 5 n | nLCD_DB_9 | 6 | VSSI | 7 | VDDI | 8 | mLCD_E_RD | | 9 V | /SSE_IOC | 10 | VDDE_IOC | 11 | VSSI | 12 | VDDI | | 13 V | /SSE_IOC | 14 | GPIO2 | - | - | - | - | | Row I | <b>/</b> | | | | | | | | 1 L | JSB_ID | 2 | USB_VDDA33_DRV | 3 | VSSE_IOB | 4 | VSSE_IOB | | 5 V | /DDE_IOB | 6 | VSSE_IOB | 7 | VDDE_IOB | 8 | VSSE_IOB | | 9 V | /DDE_IOB | 10 | I2SRX_DATA0 | 11 | mI2STX_WS0 | 12 | mI2STX_BCK0 | | 13 n | nI2STX_DATA0 | 14 | TCK | - | - | - | - | | Row N | | | | 1 | | <u> </u> | | | | JSB_GNDA | 2 | USB_DM | 3 | mLCD_DB_15 | 4 | mLCD_DB_11 | | 5 n | nLCD_DB_8 | 6 | mLCD_DB_2 | 7 | mLCD_DB_4 | 8 | mLCD_DB_0 | | 9 n | nLCD_RW_WR | 10 | I2SRX_BCK0 | 11 | JTAGSEL | 12 | UART_TXD | | | nUART_CTS_N | 14 | mI2STX_CLK0 | - | - | _ | - | Table 3. Pin allocation table ...continued | ۷X | P Semiconduct | ors | | | | LP | C3130/3131 | |----------|----------------------------|-----------|---------------|-------|-------------------|--------|-----------------------| | | | | | Lov | w-cost, low-power | ARM926 | EJ-S microcontrollers | | Tahl | Pin allocation | n tanie 🕜 | rantini ipd | | | | | | | e 3. Pin allocation Symbol | | Symbol Symbol | Pin | Symbol | Pin | Symbol | | Pin | Symbol | | | Pin | Symbol | Pin | Symbol | | Pin | Symbol | | | Pin 3 | Symbol mLCD_DB_14 | Pin 4 | Symbol mLCD_DB_13 | | | Symbol<br>v P | Pin | Symbol | | - | | PA OPA | | Rov<br>1 | Symbol v P USB_VDDA33 | Pin 2 | Symbol USB_DP | 3 | mLCD_DB_14 | 4 | mLCD_DB_13 | Table 4. Pin description | Pin name | BGA<br>ball | Digital I/O level | Application function | Pin<br>state<br>after<br>reset <sup>[2]</sup> | Cell type [3] | Description | |------------------------------|-------------|-------------------|----------------------|-----------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------| | <b>Clock Generation Unit</b> | | | | | | | | FFAST_IN | A10 | SUP1 | Al | - | AIO2 | 12 MHz oscillator clock input | | FFAST_OUT | B10 | SUP1 | AO | | AIO2 | 12 MHz oscillator clock output | | VDDA12 | D11;<br>E10 | SUP1 | Supply | | PS3 | 12 MHz oscillator/PLLs Analog supply | | VSSA12 | E9 | | Ground | - | CG1 | 12 MHz oscillator/PLLs Analog ground | | RSTIN_N | H14 | SUP3 | DI | I:PU | DIO2 | System Reset Input (active LOW) | | CLK_256FS_O | H12 | SUP3 | DO | 0 | DIO1 | Programmable clock output; fractionally derived from CLK1024FS_BASE clock domain. Generally used for Audio Codec master clock. | | CLOCK_OUT | J4 | SUP4 | DO | 0 | DIO4 | Programmable clock output; fractionally derived from SYS_BASE clock domain. | | SYSCLK_O[4] | G13 | SUP3 | DO | 0 | DIO1 | Programmable clock output. Output one of seven base/reference input clocks. No fractional divider. | | 10-bit ADC | | | | | | | | ADC10B_VDDA33 | A13 | SUP3 | Supply | - | PS3 | 10-bit ADC Analog Supply | | ADC10B_GNDA | A12 | | Ground | - | CG1 | 10-bit ADC Analog Ground | | ADC10B_GPA0 | B14 | SUP3 | Al | - | AIO1 | 10-bit ADC Analog Input | | ADC10B_GPA1 | A14 | SUP3 | Al | - | AIO1 | 10-bit ADC Analog Input | | ADC10B_GPA2 | B13 | SUP3 | Al | - | AIO1 | 10-bit ADC Analog Input | | ADC10B_GPA3 | C14 | SUP3 | Al | - | AIO1 | 10-bit ADC Analog Input | | USB HS 2.0 OTG | | | | | | | | USB_VBUS | L2 | SUP5 | Al | - | AIO3 | USB supply detection line | | USB_ID | M1 | SUP3 | Al | - | AIO1 | Indicates to the USB transceiver whether in device (USB_ID HIGH) or host (USB_ID LOW) mode (contains internal pull-up resistor). | | USB_RREF | J5 | SUP3 | AIO | - | AIO1 | USB Connection for external reference resistor (12 k $\Omega$ $\pm$ 1 %) to analog ground supply | | USB_DP | P2 | SUP3 | AIO | - | AIO1 | USB D+ connection with integrated 45 $\Omega$ termination resistor | Table 4. Pin description | | tors | | | Lo | w-cost. lo | ow-power ARM926EJ-S microcontrollers | |-------------------------|-------------|------|--------------------------------------------|-----------------------------------|---------------|--------------------------------------------------------------------------------------------------------------| | Table 4. Pin descript | | | | | | LPC3130/3131 ow-power ARM926EJ-S microcontrollers election of multiplexed pins. Description | | Pin names with prefix m | BGA<br>ball | | ins. See <u>Table</u> Application function | Pin<br>state<br>after<br>reset[2] | Cell type [3] | Description LISB Description with integrated 45 O | | JSB_DM | N2 | SUP3 | AIO | - | AIO1 | USB D– connection with integrated 45 $\Omega$ termination resistor | | JSB_VDDA12_PLL | L1 | SUP1 | Supply | - | PS3 | USB PLL supply | | JSB_VDDA33_DRV | M2 | SUP3 | Supply | - | PS3 | USB Analog supply for driver | | SB_VDDA33 | P1 | SUP3 | Supply | - | PS3 | USB Analog supply for PHY | | SB_VSSA_TERM | L3 | | Ground | - | CG1 | USB Analog ground for clean reference for on chip termination resistors | | JSB_GNDA | N1 | | Ground | - | CG1 | USB Analog ground | | SB_VSSA_REF | K4 | | Ground | - | CG1 | USB Analog ground for clean reference | | TAG | | | | | | | | ΓAGSEL | N11 | SUP3 | DI | I:PD | DIO1 | JTAG selection. Controls output function of SCAN_TDO and ARM_TDO signals. Must be LOW during power-on reset. | | DI | K9 | SUP3 | DI | I:PU | DIO1 | JTAG Data Input | | RST_N | P13 | SUP3 | DI | I:PD | DIO1 | JTAG TAP Controller Reset Input. Must be LOW during power-on reset. | | CK | M14 | SUP3 | DI | I:PD | DIO1 | JTAG Clock Input | | MS | P10 | SUP3 | DI | I:PU | DIO1 | JTAG Mode Select Input | | CAN_TDO | F10 | SUP3 | DO | O/Z | DIO1 | JTAG TDO signal from scan TAP controller. Pin state is controlled by JTAGSEL. | | RM_TDO | E11 | SUP3 | DO | 0 | DIO1 | JTAG TDO signal from ARM926 TAP controller. | | UF_TRST_N | F11 | SUP3 | DO | 0 | DIO1 | Buffered TRST_N out signal. Used for connecting an on board TAP controller (FPGA, DSP, etc.). | | BUF_TCK | D13 | SUP3 | DO | 0 | DIO1 | Buffered TCK out signal. Used for connecting an on board TAP controller (FPGA, DSP, etc.). | | BUF_TMS | D14 | SUP3 | DO | 0 | DIO1 | Buffered TMS out signal. Used for connecting an on board TAP controller (FPGA, DSP, etc.). | | JART | | | | | | | | UART_CTS_N[4][5] | N13 | SUP3 | DI / GPIO | I | DIO1 | UART Clear To Send (active LOW) | | JART_RTS_N[4][5] | P14 | SUP3 | DO / GPIO | 0 | DIO1 | UART Ready To Send (active LOW) | | ART_RXD[4] | P12 | SUP3 | DI / GPIO | ļ | DIO1 | UART Serial Input | | ART_TXD[4] | N12 | SUP3 | DO / GPIO | 0 | DIO1 | UART Serial Output | | C master/slave interfa | ace | | | | | | | C_SDA0 | C10 | SUP3 | DIO | I | IICD | I <sup>2</sup> C Data Line | | C_SCL0 | D10 | SUP3 | DIO | | IICC | I <sup>2</sup> C Clock line | | C_SDA14 | E12 | SUP3 | DIO | 0 | DIO1 | I <sup>2</sup> C Data Line | | C_SCL1[4] | E13 | SUP3 | DIO | 0 | DIO1 | I <sup>2</sup> C Clock line | Table 4. Pin description | | tors | | | | | LPC3130/3131 | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|----------------------|-----------------------------------------------|---------------|-------------------------------------------------|--|--|--|--| | NXP Semiconductors Low-cost, low-power ARM926EJ-S microcontrollers Low-cost, low-power ARM926EJ-S microcontrollers Low-cost, low-power ARM926EJ-S microcontrollers Low-cost, low-power ARM926EJ-S microcontrollers Fin names with prefix m are multiplexed pins. See Table 10 for pin function selection of multiplexed pins. Pin name BGA Digital Application function state after reset[2] Serial Peripheral Interface SPI_CS_OUT0[4] A7 SUP3 DO O DIO4 SPI Chip Select Output (Master) | | | | | | | | | | | | Pin name | BGA<br>ball | | Application function | Pin<br>state<br>after<br>reset <sup>[2]</sup> | Cell type [3] | Description | | | | | | Serial Peripheral Interfa | ace | | | | | | | | | | | SPI_CS_OUT0[4] | A7 | SUP3 | DO | 0 | DIO4 | SPI Chip Select Output (Master) | | | | | | SPI_SCK[4] | A8 | SUP3 | DIO | 1 | DIO4 | SPI Clock Input (Slave) / Clock Output (Master) | | | | | | SPI_MISO[4] | C8 | SUP3 | DIO | I | DIO4 | SPI Data Input (Master) / Data Output (Slave) | | | | | | SPI_MOSI[4] | B7 | SUP3 | DIO | I | DIO4 | SPI Data Output (Master) / Data Input (Slave) | | | | | | PI_CS_IN[4] | B8 | SUP3 | DI | I | DIO4 | SPI Chip Select Input (Slave) | | | | | | igital power supply | | | | | | | | | | | | /DDI | H3;<br>L7;<br>L12;<br>C12;<br>C6;<br>A9;<br>C9 | SUP1 | Supply | - | CS2 | Digital Core Supply | | | | | | /SSI | A11;<br>C7;<br>D12;<br>G4;<br>L6;<br>L11 | | Ground | - | CG2 | Digital Core Ground | | | | | | Peripheral power supp | | | | | | | | | | | | /DDE_IOA | B2;<br>E5;<br>F5;<br>G5;<br>H5 | SUP4 | Supply | - | PS1 | Peripheral supply for NAND flash interface | | | | | | /DDE_IOB | L4;<br>M5;<br>M7;<br>M9 | SUP8 | Supply | - | PS1 | Peripheral supply for SDRAM/LCD | | | | | | /DDE_IOC | C13;<br>D5;<br>D7;<br>E8;<br>G12;<br>L10;<br>K11 | SUP3 | Supply | - | PS1 | Peripheral supply | | | | | | VSSE_IOA | C3;<br>C4;<br>E4;<br>F4;<br>H4;<br>K3 | | Ground | - | PG1 | | | | | | Table 4. Pin description | NXP Semiconduc | ctors | | | | | LPC3130/3131 | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------|----------------------|-----------------------------------------------|---------------|-------------------------------------------------------------------|--|--|--| | NXP Semiconductors Low-cost, low-power ARM926EJ-S microcontrollers Low-cost, low-power ARM926EJ-S microcontrollers Low-cost, low-power ARM926EJ-S microcontrollers Low-cost, low-power ARM926EJ-S microcontrollers Pin names with prefix m are multiplexed pins. See Table 10 for pin function selection of multiplexed pins. Pin name BGA Digital Application function state after reset[2] VSSE_IOB M3; Ground - PG1 M4; M6: | | | | | | | | | | | Pin name | BGA<br>ball | Digital<br>I/O<br>level | Application function | Pin<br>state<br>after<br>reset <sup>[2]</sup> | Cell type [3] | Description | | | | | VSSE_IOB | M3;<br>M4;<br>M6;<br>M8 | | Ground | - | PG1 | | | | | | VSSE_IOC | B12;<br>D6;<br>D8;<br>D9;<br>G11;<br>L9;<br>L13 | | Ground | - | PG1 | | | | | | LCD Interface | | | | | | | | | | | mLCD_CSB[4] | K8 | SUP8 | DO | 0 | DIO4 | LCD Chip Select (active LOW) | | | | | nLCD_E_RD[4] | L8 | SUP8 | DO | 0 | DIO4 | LCD, 6800 Enable, 8080 Read Enable (active HIGH) | | | | | mLCD_RS[4] | P8 | SUP8 | DO | 0 | DIO4 | LCD, Instruction Register (LOW)/ Data<br>Register (HIGH) select | | | | | mLCD_RW_WR[4] | N9 | SUP8 | DO | 0 | DIO4 | LCD, 6800 Read/write Select, 8080 Write Enable (active HIGH) | | | | | mLCD_DB_0[4] | N8 | SUP8 | DIO | 0 | DIO4 | LCD Data 0 | | | | | mLCD_DB_1[4] | P9 | SUP8 | DIO | 0 | DIO4 | LCD Data 1 | | | | | mLCD_DB_2[4] | N6 | SUP8 | DIO | 0 | DIO4 | LCD Data 2 | | | | | mLCD_DB_3[4] | P6 | SUP8 | DIO | 0 | DIO4 | LCD Data 3 | | | | | mLCD_DB_4[4] | N7 | SUP8 | DIO | 0 | DIO4 | LCD Data 4 | | | | | mLCD_DB_5[4] | P7 | SUP8 | DIO | 0 | DIO4 | LCD Data 5 | | | | | mLCD_DB_6[4] | K6 | SUP8 | DIO | 0 | DIO4 | LCD Data 6 | | | | | mLCD_DB_7[4] | P5 | SUP8 | DIO | 0 | DIO4 | LCD Data 7 | | | | | mLCD_DB_8[4] | N5 | SUP8 | DIO | 0 | DIO4 | LCD Data 8 / 8-bit Data 0 | | | | | <br>mLCD_DB_9[4] | L5 | SUP8 | DIO | 0 | DIO4 | LCD Data 9 / 8-bit Data 1 | | | | | mLCD_DB_10[4] | K7 | SUP8 | DIO | 0 | DIO4 | LCD Data 10 / 8-bit Data 2 | | | | | mLCD_DB_11[4] | N4 | SUP8 | DIO | 0 | DIO4 | LCD Data 11 / 8-bit Data 3 | | | | | mLCD_DB_12[4] | K5 | SUP8 | DIO | 0 | DIO4 | LCD Data 12 / 8-bit Data 4 / 4-bit Data 0 | | | | | mLCD_DB_13[4] | P4 | SUP8 | DIO | 0 | DIO4 | LCD Data 13 / 8-bit Data 5 / 4-bit Data 1 / Serial Clock Output | | | | | mLCD_DB_14[4] | P3 | SUP8 | DIO | 0 | DIO4 | LCD Data 14 / 8-bit Data 6 / 4-bit Data 2 / Serial Data Input | | | | | mLCD_DB_15[4] | N3 | SUP8 | DIO | 0 | DIO4 | LCD Data 15 / 8-bit Data 7 / 4-bit Data 3 /<br>Serial Data Output | | | | Table 4. Pin description | | | | | Lo | w-cost, lo | w-power ARM926EJ-S microcontrollers | |------------------------------------|-------------|-----------|----------------------|-----------------------------------|---------------|------------------------------------------------------------------------------------------------| | | | | | | , | ORAN ORAN ORAN | | able 4. Pin descripti | | inloved n | ing Sag Tabla | 10 for nin | function of | election of multiplexed pins. | | Pin name | BGA<br>ball | | Application function | Pin<br>state<br>after<br>reset[2] | Cell type [3] | LPC3130/3131 ow-power ARM926EJ-S microcontrollers election of multiplexed pins. Description | | <sup>2</sup> S/Digital Audio Input | | | | | | | | 2SRX_DATA0[4] | M10 | SUP3 | DI / GPIO | I | DIO1 | I <sup>2</sup> S Serial Data Receive Input | | <br>2SRX_DATA1[4] | G14 | SUP3 | DI / GPIO | I | DIO1 | I <sup>2</sup> S Serial Data Receive Input | | <br>2SRX_BCK0[4] | N10 | SUP3 | DIO / GPIO | I | DIO1 | I <sup>2</sup> S Bitclock | | <br>2SRX_BCK1[4] | F14 | SUP3 | DIO / GPIO | I | DIO1 | I <sup>2</sup> S Bitclock | | 2SRX_WS0[4] | P11 | SUP3 | DIO / GPIO | I | DIO1 | I <sup>2</sup> S Word select | | <br>2SRX_WS1[4] | F13 | SUP3 | DIO / GPIO | ı | DIO1 | I <sup>2</sup> S Word select | | <sup>2</sup> S/Digital Audio Outpu | | | | | | | | mI2STX_DATA0[4] | M13 | SUP3 | DO / GPIO | 0 | DIO1 | I <sup>2</sup> S Serial Data Transmit Output | | ml2STX_BCK0[4] | M12 | SUP3 | DO / GPIO | 0 | DIO1 | I <sup>2</sup> S Bitclock | | <br>nI2STX_WS0 <mark>[4]</mark> | M11 | SUP3 | DO / GPIO | 0 | DIO1 | I <sup>2</sup> S Word select | | nl2STX_CLK0[4] | N14 | SUP3 | DO / GPIO | 0 | DIO1 | I <sup>2</sup> S Serial Clock | | 2STX_DATA1[4] | F12 | SUP3 | DO / GPIO | 0 | DIO1 | I <sup>2</sup> S Serial Data Transmit Output | | 2STX_BCK1[4] | E14 | SUP3 | DO / GPIO | 0 | DIO1 | I <sup>2</sup> S Bitclock | | 2STX_WS1[4] | G10 | SUP3 | DO / GPIO | 0 | DIO1 | I <sup>2</sup> S Word select | | General Purpose I/O (IC | CONFI | G modu | le) | | | | | GPI00 <u>6</u> | K10 | SUP3 | GPIO | I:PD | DIO1 | General Purpose I/O Pin 0 (Mode pin 0) | | GPIO1[6] | J10 | SUP3 | GPIO | I:PD | DIO1 | General Purpose I/O Pin 1 (Mode pin 1) | | GPIO2[6] | L14 | SUP3 | GPIO | I | DIO1 | General Purpose I/O Pin 2 (Mode pin 2) | | GPIO3 | B11 | SUP3 | GPIO | I | DIO1 | General Purpose I/O Pin 3 | | GPIO4 | C11 | SUP3 | GPI | I | DIO1 | General Purpose Input Pin 4 | | mGPIO5 <u>[4]</u> | В6 | SUP3 | GPIO | I | DIO4 | General Purpose I/O Pin 5 | | mGPIO6[4] | A6 | SUP3 | GPIO | I | DIO4 | General Purpose I/O Pin 6 | | mGPIO7[4] | A5 | SUP3 | GPIO | I | DIO4 | General Purpose I/O Pin 7 | | mGPIO8[4] | B5 | SUP3 | GPIO | I | DIO4 | General Purpose I/O Pin 8 | | mGPIO9 <u>[4]</u> | C5 | SUP3 | GPIO | I | DIO4 | General Purpose I/O Pin 9 | | mGPIO10[4] | A4 | SUP3 | GPIO | I | DIO4 | General Purpose I/O Pin 10 | | GPIO11 | H13 | SUP3 | GPIO | I | DIO1 | General Purpose I/O Pin 11 | | GPIO12 | H10 | SUP3 | GPIO | I | DIO1 | General Purpose I/O Pin 12 | | GPIO13 | J12 | SUP3 | GPIO | I | DIO1 | General Purpose I/O Pin 13 | | GPIO14 | J14 | SUP3 | GPIO | I | DIO1 | General Purpose I/O Pin 14 | | GPIO15 | J13 | SUP3 | GPIO | I | DIO1 | General Purpose I/O Pin 15 | | GPIO16 | J11 | SUP3 | GPIO | I | DIO1 | General Purpose I/O Pin 16 | | GPIO17 | K12 | SUP3 | GPIO | I | DIO1 | General Purpose I/O Pin 17 | | GPIO18 | K14 | SUP3 | GPIO | ı | DIO1 | General Purpose I/O Pin 18 | | GPIO19 | H11 | SUP3 | GPIO | I | DIO1 | General Purpose I/O Pin 19 | | SPIO20 | K13 | SUP3 | GPIO | ı | DIO1 | General Purpose I/O Pin 20 | Table 4. Pin description | NXP Semiconduct | ors | | | | | LPC3130/3131 | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------|----------------------|-----------------------------------|---------------|-----------------------------------|--|--|--|--| | NXP Semiconductors Low-cost, low-power ARM926EJ-S microcontrollers Low-cost, low-power ARM926EJ-S microcontrollers Low-cost, low-power ARM926EJ-S microcontrollers Table 4. Pin description Pin names with prefix m are multiplexed pins. See Table 10 for pin function selection of multiplexed pins. Pin name BGA Digital Application ball I/O function state [3] I cell type Description State [3] External Bus Interface (NAND flash controller) ENI A 0 A I E[4] B3 SUP4 DO O DIO4 EBI Address Latch Enable | | | | | | | | | | | | Pin name | BGA<br>ball | Digital<br>I/O<br>level | Application function | Pin<br>state<br>after<br>reset[2] | Cell type [3] | Description | | | | | | External Bus Interface ( | NAND | flash co | ntroller) | | | `^> <sub>0</sub> ^ | | | | | | EBI_A_0_ALE[4] | В3 | SUP4 | DO | 0 | DIO4 | EBI Address Latch Enable | | | | | | EBI_A_1_CLE[4] | A2 | SUP4 | DO | 0 | DIO4 | EBI Command Latch Enable | | | | | | EBI_D_0[4] | G2 | SUP4 | DIO | I | DIO4 | EBI Data I/O 0 | | | | | | EBI_D_1[4] | F2 | SUP4 | DIO | I | DIO4 | EBI Data I/O 1 | | | | | | EBI_D_2[4] | F1 | SUP4 | DIO | I | DIO4 | EBI Data I/O 2 | | | | | | EBI_D_3[4] | E1 | SUP4 | DIO | I | DIO4 | EBI Data I/O 3 | | | | | | EBI_D_4[4] | E2 | SUP4 | DIO | I | DIO4 | EBI Data I/O 4 | | | | | | EBI_D_5[4] | D1 | SUP4 | DIO | I | DIO4 | EBI Data I/O 5 | | | | | | EBI_D_6[4] | D2 | SUP4 | DIO | I | DIO4 | EBI Data I/O 6 | | | | | | EBI_D_7[4] | C1 | SUP4 | DIO | I | DIO4 | EBI Data I/O 7 | | | | | | EBI_D_8[4] | B1 | SUP4 | DIO | I | DIO4 | EBI Data I/O 8 | | | | | | EBI_D_9[4] | А3 | SUP4 | DIO | I | DIO4 | EBI Data I/O 9 | | | | | | EBI_D_10[4] | A1 | SUP4 | DIO | I | DIO4 | EBI Data I/O 10 | | | | | | EBI_D_11[4] | C2 | SUP4 | DIO | I | DIO4 | EBI Data I/O 11 | | | | | | EBI_D_12 <sup>[4]</sup> | G3 | SUP4 | DIO | I | DIO4 | EBI Data I/O 12 | | | | | | EBI_D_13[4] | D3 | SUP4 | DIO | I | DIO4 | EBI Data I/O 13 | | | | | | EBI_D_14[4] | E3 | SUP4 | DIO | I | DIO4 | EBI Data I/O 14 | | | | | | EBI_D_15 <mark><sup>[4]</sup></mark> | F3 | SUP4 | DIO | I | DIO4 | EBI Data I/O 15 | | | | | | EBI_DQM_0_NOE[4] | H1 | SUP4 | DO | 0 | DIO4 | NAND Read Enable (active LOW) | | | | | | EBI_NWE <sup>[4]</sup> | J2 | SUP4 | DO | 0 | DIO4 | NAND Write Enable (active LOW) | | | | | | NAND_NCS_0[4] | J1 | SUP4 | DO | 0 | DIO4 | NAND Chip Enable 0 | | | | | | NAND_NCS_1[4] | J3 | SUP4 | DO | 0 | DIO4 | NAND Chip Enable 1 | | | | | | NAND_NCS_2[4] | K1 | SUP4 | DO | 0 | DIO4 | NAND Chip Enable 2 | | | | | | NAND_NCS_3[4] | K2 | SUP4 | DO | 0 | DIO4 | NAND Chip Enable 3 | | | | | | mNAND_RYBN0[4] | E6 | SUP4 | DI | I | DIO4 | NAND Ready/Busy 0 | | | | | | mNAND_RYBN1[4] | E7 | SUP4 | DI | I | DIO4 | NAND Ready/Busy 1 | | | | | | mNAND_RYBN2[4] | B4 | SUP4 | DI | ı | DIO4 | NAND Ready/Busy 2 | | | | | | mNAND_RYBN3[4] | D4 | SUP4 | DI | I | DIO4 | NAND Ready/Busy 3 | | | | | | EBI_NCAS_BLOUT_0[4] | G1 | SUP4 | DO | 0 | DIO4 | EBI Lower lane byte select (7:0) | | | | | | EBI_NRAS_BLOUT_14 | H2 | SUP4 | DO | 0 | DIO4 | EBI Upper lane byte select (15:8) | | | | | | Pulse Width Modulation | modu | le | | | | | | | | | | PWM_DATA[4] | В9 | SUP3 | DO / GPIO | 0 | DIO1 | PWM Output | | | | | <sup>[1]</sup> Digital I/O levels are explained in Table 5. I = input; I:PU = input with internal weak pull-up; I:PD = input with internal weak pull-down; O = output. Cell types are explained in Table 6. Pin can be configured as GPIO pin in the IOCONFIG block. - [5] The UART flow control lines (mUART\_CTS\_N and mUART\_RTS\_N) are multiplexed. This means that if these balls are not required for UART flow control, they can also be selected to be used for an alternative function: SPI chip select signals (SPI\_CS\_OUT1 and SPI\_CS\_OUT2). - [6] To ensure that GPIO0, GPIO1 and GPIO2 pins come up as inputs, pins TRST\_N and JTAGSEL must be LOW at power-on reset, see UM10314 JTAG chapter for details. Table 5. Supply domains | Supply domain | Voltage range | Related supply pins | Description | |---------------|--------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------| | SUP1 | 1.0 V to 1.3 V | VDDI, VDDA12, USB_VDDA12_PLL | Digital core supply | | SUP3 | 2.7 V to 3.6 V | VDDE_IOC, ADC10B_VDDA33,<br>USB_VDDA33_DRV, USB_VDDA33 | Peripheral supply | | SUP4 | 1.65 V to 1.95 V (in 1.8 V mode)<br>2.5 V to 3.6 V (in 3.3 V mode) | VDDE_IOA | Peripheral supply for NAND flash interface | | SUP5 | 4.5 V to 5.5 V | USB_VBUS | USB VBUS voltage | | SUP8 | 1.65 V to 1.95 V (in 1.8 V mode)<br>2.5 V to 3.6 V (in 3.3 V mode) | VDDE_IOB | Peripheral supply for SDRAM/SRAM/bus-based LCD [1] | <sup>[1]</sup> When the SDRAM is used, the supply voltage of the NAND flash, SDRAM, and the LCD Interface must be the same, i.e. SUP4 and SUP8 should be connected to the same rail. (See also Section 6.26.3.) Table 6: I/O pads | Cell type | Pad type | Function | Description | |-----------|---------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | DIO1 | bspts3chp | Digital Input/Output | Bidirectional 3.3 V; 3-state output; 3 ns slew rate control; plain input; CMOS with hysteresis; programmable pull-up, pull-down, repeater | | DIO2 | bpts5pcph | Digital Input/Output | Bidirectional 5 V; plain input; 3-state output; CMOS with programmable hysteresis; programmable pull-up, pull-down, repeater | | DIO4 | mem1<br>bsptz40pchp | Digital Input/Output | Bidirectional 1.8 V or 3.3 V; plain input; 3-state output; programmable hysteresis; programmable pull-up, pull-down, repeater | | IICC | iic3m4scl | Digital Input/Output | I <sup>2</sup> C-bus; clock signal | | IICD | iic3mvsda | Digital Input/Output | I <sup>2</sup> C-bus; data signal | | AIO1 | apio3v3 | Analog Input/Output | Analog input/output; protection to external 3.3 V supply rail | | AIO2 | apio | Analog Input/Output | Analog input/output | | AIO3 | apiot5v | Analog Input/Output | Analog input/output; 5 V tolerant pad-based ESD protection | | CS1 | vddco | Core Supply | - | | CS2 | vddi | Core Supply | - | | PS1 | vdde3v3 | Peripheral Supply | - | | PS2 | vdde | Peripheral Supply | - | | CG1 | VSSCO | Core Ground | - | | CG2 | vssis | Core Ground | - | | PG1 | vsse | Peripheral Ground | - | # 6. Functional description #### 6.1 ARM926EJ-S The processor embedded in the LPC3130/3131 is the ARM926EJ-S. It is a member of the ARM9 family of general-purpose microprocessors. The ARM926EJ-S is intended for multi-tasking applications where full memory management, high performance, and low power are important. - ARM926EJ-S processor core which uses a five-stage pipeline consisting of fetch, decode, execute, memory, and write stages. The processor supports both the 32-bit ARM and 16-bit Thumb instruction sets, which allows a trade off between high performance and high code density. The ARM926EJ-S also executes an extended ARMv5TE instruction set which includes support for Java byte code execution. - Contains an AMBA BIU for both data accesses and instruction fetches. - Memory Management Unit (MMU). - 16 kB instruction and 16 kB data separate cache memories with an 8 word line length. The caches are organized using Harvard architecture. - Little Endian is supported. - The ARM926EJ-S processor supports the ARM debug architecture and includes logic to assist in both hardware and software debugging. - Supports dynamic clock gating for power reduction. - The processor core clock can be set equal to the AHB bus clock or to an integer number times the AHB bus clock. The processor can be switched dynamically between these settings. - ARM stall support. # 6.2 Memory map LPC3130 3131 #### **6.3 JTAG** The Joint Test Action Group (JTAG) interface allows the incorporation of the LPC3130/3131 in a JTAG scan chain. This module has the following features: - ARM926 debug access - Boundary scan #### 6.4 NAND flash controller The NAND flash controller is used as a dedicated interface to NAND flash devices. Figure 4 shows a block diagram of the NAND flash controller module. The heart of the module is formed by a controller block that controls the flow of data from/to the AHB bus through the NAND flash controller block to/from the (external) NAND flash. An error correction encoder/decoder (ECC enc/dec) module allows for hardware error correction for support of Multi-Level Cell (MLC) NAND flash devices. Before data is written from the buffer to the NAND flash, optionally it is first protected by an error correction code generated by the ECC module. After data is read from the NAND flash, the error correction module corrects any errors. This module has the following features: - Dedicated NAND flash interface with hardware controlled read and write accesses. - Wear leveling support with 516 byte mode. - Software controlled command and address transfers to support wide range of flash devices. - Software control mode where the ARM is directly master of the flash device. - Support for 8 bit and 16 bit flash devices. - Support for any page size from 0.5 kB upwards. - Programmable NAND flash timing parameters. - Support for up to 4 NAND devices. - Error Correction Module (ECC) for MLC NAND flash support: - Reed-Solomon error correction encoding and decoding. - Uses Reed-Solomon code words with 9-bit symbols over GF(2<sup>9</sup>), a total codeword length of 469 symbols, including 10 parity symbols, giving a minimum Hamming distance of 11. - Up to 8 symbol errors can be corrected per codeword. - Error correction can be turned on and off to match the demands of the application. - Parity generator for error correction encoding. - Wear leveling information can be integrated into protected data. - Interrupts generated after completion of error correction task with 3 interrupt registers. - Error correction statistics distributed to ARM using interrupt scheme. - Interface is compatible with the ARM External Bus Interface (EBI). # 6.5 Multi-Port Memory Controller (MPMC) The multi-port memory controller supports the interface to different memory types, for example: - SDRAM - Low-power SDRAM - Static memory interface - Dynamic memory interface support including SDRAM, JEDEC low-power SDRAM. - Address line supporting up to 128 MB of dynamic memory. - The MPMC has two AHB interfaces: - a. an interface for accessing external memory. - b. a separate control interface to program the MPMC. This enables the MPMC registers to be situated in memory with other system peripheral registers. - Low transaction latency. - Read and write buffers to reduce latency and to improve performance, particularly for un-cached processors. - Static memory features include: - asynchronous page mode read - programmable wait states - bus turnaround delay - output enable and write enable delays - extended wait - One chip select for synchronous memory and two chip selects for static memory devices. - · Power-saving modes. - Dynamic memory self-refresh mode supported. - Controller support for 2 k, 4 k, and 8 k row address synchronous memory parts. - Support for all AHB burst types. - Little and big-endian support. - Support for the External Bus Interface (EBI) that enables the memory controller pads to be shared. ### 6.6 External Bus Interface (EBI) The EBI module acts as multiplexer with arbitration between the NAND flash and the SDRAM/SRAM memory modules connected externally through the MPMC. The main purpose for using the EBI module is to save external pins. However only data and address pins are multiplexed. Control signals towards and from the external memory devices are not multiplexed. Table 7. Memory map of the external SRAM/SDRAM memory modules | Module | Maximum address | s space | Data width | Device size | |-----------------|-----------------|-------------|------------|-------------| | External SRAM0 | 0x2000 0000 | 0x2000 FFFF | 8 bit | 64 kB | | | 0x2000 0000 | 0x2001 FFFF | 16 bit | 128 kB | | External SRAM1 | 0x2002 0000 | 0x2002 FFFF | 8 bit | 64 kB | | | 0x2002 0000 | 0x2003 FFFF | 16 bit | 128 kB | | External SDRAM0 | 0x3000 0000 | 0x37FF FFFF | 16 bit | 128 MB | # 6.7 Internal ROM Memory The internal ROM memory is used to store the boot code of the LPC3130/3131. After a reset, the ARM processor will start its code execution from this memory. The LPC3130/3131 ROM memory has the following features: - Supports booting from SPI flash, NAND flash, SD/SDHC/MMC cards, UART, and USB (DFU class) interfaces. - Supports option to perform CRC32 checking on the boot image. - Supports booting from managed NAND devices such as moviNAND, iNAND, eMMC-NAND and eSD-NAND using SD/MMC boot mode. - Contains pre-defined MMU table (16 kB) for simple systems. The boot ROM determines the boot mode based on reset state of GPIO0, GPIO1, and GPIO2 pins. To ensure that GPIO0, GPIO1 and GPIO2 pins come up as inputs, pins TRST\_N and JTAGSEL must be LOW during power-on reset (see *UM10314 JTAG chapter* for details). Table 8 shows the various boot modes supported on the LPC3130/3131: Table 8. LPC3130/3131 boot modes | tors | | | | LPC3130/3131 | |------------|----------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Table 8. L | PC3130/3 | 3131 boo | | ow-cost, low-power ARM926EJ-S microcontrollers | | Boot mode | GPI00 | GPI01 | GPIO2 | Description | | NAND | 0 | 0 | 0 | Boots from NAND flash. If proper image is not found, boot ROM will switch to DFU boot mode. | | SPI | 0 | 0 | 1 | Boot from SPI NOR flash connected to SPI_CS_OUT0. If proper image is not found, boot ROM will switch to DFU boot mode. | | DFU | 0 | 1 | 0 | Device boots via USB using DFU class specification. | | SD/MMC | 0 | 1 | 1 | Boot ROM searches all the partitions on the SD/MMC/SDHC/MMC+/eMMC/eSD card for boot image. If partition table is missing, it will start searching from sector 0. A valid image is said to be found if a valid image header is found, followed by a valid image. If a proper image is not found, boot ROM will switch to DFU boot mode. | | Reserved 0 | 1 | 0 | 0 | Reserved for testing. | | NOR flash | 1 | 0 | 1 | Boot from parallel NOR flash connected to EBI_NSTCS_1. | | UART | 1 | 1 | 0 | Boot ROM tries to download boot image from UART ((115200 – 8 – n -1) assuming 12 MHz FFAST clock). | | Test | 1 | 1 | 1 | Boot ROM is testing ISRAM using memory pattern test. After test switches to UART boot mode. | # 6.8 Internal RAM memory The ISRAM (Internal Static RAM Memory) controller module is used as controller between the AHB bus and the internal RAM memory. The internal RAM memory can be used as working memory for the ARM processor and as temporary storage to execute the code that is loaded by boot ROM from external devices such as SPI-flash, NAND flash, and SD/MMC cards. This module has the following features: - Capacity of 96 kB (LPC3130) or 192 kB (LPC3131) - On LPC3131 implemented as two independent 96 kB memory banks #### 6.9 Memory Card Interface (MCI) The MCI controller interface can be used to access memory cards according to the Secure Digital (SD) and Multi-Media Card (MMC) standards. The host controller can be used to interface to small form factor expansion cards compliant to the SDIO card standard as well. Finally, the MCI supports CE-ATA 1.1 compliant hard disk drives. - One 8-bit wide interface. - Supports high-speed SD, versions 1.01, 1.10 and 2.0. - Supports SDIO version 1.10. - Supports MMCplus, MMCmobile and MMCmicro cards based on MMC 4.1. - Supports SDHC memory cards. - CRC generation and checking. - Supports 1/4-bit SD cards. - Card detection and write protection. - FIFO buffers of 16 bytes deep. - Host pull-up control. - SDIO suspend and resume. - 1 to 65 535 bytes blocks. - Suspend and resume operations. - SDIO Read-wait. - Maximum clock speed of 52 MHz (MMC 4.1). - Supports CE-ATA 1.1. - Supports 1-bit, 4-bit, and 8-bit MMC cards and CE-ATA devices. # 6.10 High-speed Universal Serial Bus 2.0 On-The-Go (OTG) The USB OTG module allows the LPC3130/3131 to connect directly to a USB host such as a PC (in device mode) or to a USB device in host mode. In addition, the LPC3130/3131 has a special, built-in mode in which it enumerates as a Device Firmware Upgrade (DFU) class, which allows for a (factory) download of the device firmware through USB. This module has the following features: - · Complies with Universal Serial Bus specification 2.0. - Complies with USB On-The-Go supplement. - Complies with Enhanced Host Controller Interface Specification. - Supports auto USB 2.0 mode discovery. - Supports all high-speed USB-compliant peripherals. - Supports all full-speed USB-compliant peripherals. - Supports software Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) for OTG peripherals. - Contains UTMI+ compliant transceiver (PHY). - Supports interrupts. - This module has its own, integrated DMA engine. USB-IF TestID for Hi-speed peripheral silicon: 40700062 USB-IF TestID for Hi-speed embedded host silicon: 120000182 #### 6.11 DMA controller The DMA Controller can perform DMA transfers on the AHB bus without using the CPU. This module has the following features: Supported transfer types: Memory to memory: Memory can be copied from the source address to the destination address with a specified length, while incrementing the address for both the source and destination. #### Memory to peripheral: Data is transferred from incrementing memory to a fixed address of a peripheral. The flow is controlled by the peripheral. #### Peripheral to memory: - Data is transferred from a fixed address of a peripheral to incrementing memory. The flow is controlled by the peripheral. - Supports single data transfers for all transfer types. - Supports burst transfers for memory to memory transfers. A burst always consists of multiples of 4 (32 bit) words. - The DMA controller has 12 channels. - Scatter-gather is used to gather data located at different areas of memory. Two channels are needed per scatter-gather action. - Supports byte, half word and word transfers, and correctly aligns it over the AHB bus. - Compatible with ARM flow control for single requests (sreq), last single requests (lsreq), terminal count info (tc), and dma clearing (clr). - Supports swapping in endianess of the transported data. Table 9: Peripherals that support DMA access | Peripheral name | Supported Transfer Types | |-------------------------|-----------------------------------------------| | NAND flash controller | Memory to memory | | SPI | Memory to peripheral and peripheral to memory | | MCI | Memory to peripheral and peripheral to memory | | LCD interface | Memory to peripheral | | UART | Memory to peripheral and peripheral to memory | | I2C0/1-bus master/slave | Memory to peripheral and peripheral to memory | | I2S0/1 receive | Peripheral to memory | | I2S0/1 transmit | Memory to peripheral | | PCM interface | Memory to peripheral and peripheral to memory | #### 6.12 Interrupt controller (INTC) The interrupt controller collects interrupt requests from multiple devices, masks interrupt requests, and forwards the combined requests to the processor. The interrupt controller also provides facilities to identify the interrupt requesting devices to be served. - The interrupt controller decodes all the interrupt requests issued by the on-chip peripherals. - Two interrupt lines (Fast Interrupt Request (FIQ), Interrupt Request (IRQ)) to the ARM core. The ARM core supports two distinct levels of priority on all interrupt sources, FIQ for high priority interrupts and IRQ for normal priority interrupts. - Software interrupt request capability associated with each request input. - Visibility of the interrupt's request state before masking. - Support for nesting of interrupt service routines. - Interrupts routed to IRQ and to FIQ are vectored. - · Level interrupt support. The following blocks can generate interrupts: - NAND flash controller - USB 2.0 high-speed OTG - Event router - 10-bit ADC - UART - LCD - MCI - SPI - I2C0 and I2C1 controllers - Timer0, Timer1, Timer2, and Timer3 - I2S transmit: I2STX\_0 and I2STX\_1 - I2S receive: I2SRX\_0 and I2SRX\_1 - DMA # 6.13 Multi-layer AHB The multi-layer AHB is an interconnection scheme based on the AHB protocol that enables parallel access paths between multiple masters and slaves in a system. Multiple masters can have access to different slaves at the same time. <u>Figure 5</u> gives an overview of the multi-layer AHB configuration in the LPC3130/3131. AHB masters and slaves are numbered according to their AHB port number. LPC3130/3131 #### Low-cost, low-power ARM926EJ-S microcontrollers NXP Semiconductors LPC3130/313 #### Low-cost, low-power ARM926EJ-S microcontrollers - Supports all combinations of 32-bit masters and slaves (fully connected interconnect matrix). - Round-robin priority mechanism for bus arbitration: all masters have the same priority and get bus access in their natural order - Four devices on a master port (listed in their natural order for bus arbitration): - DMA - ARM926 instruction port - ARM926 data port - USB OTG - Devices on a slave port (some ports are shared between multiple devices): - AHB to APB Bridge 0 - AHB to APB Bridge 1 - AHB to APB Bridge 2 - AHB to APB Bridge 3 - AHB to APB Bridge 4 - Interrupt Controller - NAND flash controller - MCI SD/SDIO - USB 2.0 high-speed OTG - 96 kB ISRAM - 96 kB ISRAM (LPC3131 only) - 128 kB ROM - MPMC #### 6.14 APB bridge The APB bridge is a bus bridge between the AMBA Advanced High-performance Bus (AHB) and the ARM Peripheral Bus (APB) interface. The module supports two different architectures: - Single-clock architecture, synchronous bridge. The same clock is used at the AHB side and at the APB side of the bridge. The AHB-to-APB4 bridge uses this architecture. - Dual-clock architecture, asynchronous bridge. Different clocks are used at the AHB side and at the APB side of the bridge. The AHB-to-APB0, AHB-to-APB1, AHB-to-APB2, and AHB-to-APB3 bridges use this architecture. #### 6.15 Clock Generation Unit (CGU) The clock generation unit generates all clock signals in the system and controls the reset signals for all modules. The structure of the CGU is shown in <a href="Figure 6">Figure 6</a>. Each output clock generated by the CGU belongs to one of the domains. Each clock domain is fed by a single base clock that originates from one of the available clock sources. Within a clock domain, fractional dividers are available to divide the base clock to a lower frequency. NXP Semiconductors LPC3130/313 #### Low-cost, low-power ARM926EJ-S microcontrollers Within most clock domains, the output clocks are again grouped into one or more subdomains. All output clocks within one subdomain are either all generated by the same fractional divider or they are connected directly to the base clock. Therefore all output clocks within one subdomain have the same frequency and all output clocks within one clock domain are synchronous because they originate from the same base clock. The CGU reference clock is generated by the external crystal. In addition, the CGU has several Phase Locked Loop (PLL) circuits to generate clock signals that can be used for system clocks and/or audio clocks. All clock sources, except the output of the PLLs, can be used as reference input for the PLLs. This module has the following features: - Advanced features to optimize the system for low power: - All output clocks can be disabled individually for flexible power optimization. - Some modules have automatic clock gating. They are only active when bus access to the module is required. - Variable clock scaling for automatic power optimization of the AHB bus (high clock frequency when the bus is active, low clock frequency when the bus is idle). - Clock wake-up feature: module clocks can be programmed to be activated automatically on the basis of an event detected by the event router (see also Section 6.19). For example, all clocks (including the ARM /bus clocks) are off and activated automatically when a button is pressed. - Supports five clock sources: - Reference clock generated by the oscillator with an external crystal. - Pins I2SRX\_BCK0, I2SRX\_WS0, I2SRX\_BCK1 and I2SRX\_WS1 are used to input external clock signals (used for generating audio frequencies in I2SRX slave mode, see also Section 6.4). - Supports two PLLs: - System PLL generates programmable system clock frequency from its reference input. - $I^2S$ PLL generates programmable audio clock frequency (typically 256 $\times$ fs) from its reference input. **Remark:** Both the System PLL and the I<sup>2</sup>S PLL generate their frequencies based on their (individual) reference clocks. The reference clocks can be programmed to the oscillator clock or one of the external clock signals. - Highly flexible switchbox to distribute the signals from the clock sources to the module clocks: - Each clock generated by the CGU is derived from one of the base clocks and optionally divided by a fractional divider. - Each base clock can be programmed to have any one of the clock sources as an input clock. - Fractional dividers can be used to divide a base clock by a fractional number to a lower clock frequency. - Fractional dividers support clock stretching to obtain a (near) 50 % duty cycle output clock. - Register interface to reset all modules under software control. LPC3130/3131 #### Low-cost, low-power ARM926EJ-S microcontrollers Based on the input of the Watchdog timer (see also <u>Section 6.16</u>), the CGU can generate a system-wide reset in the case of a system stall. # 6.16 Watchdog Timer (WDT) The watchdog timer can be used to generate a system reset if there is a CPU/software crash. In addition, the watchdog timer can be used as an ordinary timer. Figure 7 shows how the watchdog timer module is connected in the system. - In the event of a software or hardware failure, generates a chip-wide reset request when its programmed time-out period has expired (output m1). - Watchdog counter can be reset by a periodical software trigger. - After a reset, a register will indicate whether a reset has occurred because of a watchdog generated reset. - Watchdog timer can also be used as a normal timer (output m0). # 6.17 Input/Output configuration module (IOCONFIG) The General Purpose Input/Output (GPIO) pins can be controlled through the register interface provided in the IOCONFIG module. Next to several dedicated GPIO pins, most digital I/O pins can also be used as GPIO if they are not required for their normal, dedicated function. This module has the following features: - Provides control for the digital pins that can double as GPIO (next to their normal function). The pinning list in Table 4 indicates which pins can double as GPIO. - Each pin controlled by the IOCONFIG can be configured for four operational modes: - Normal operation (i.e. controlled by a function block). - Driven LOW. - Driven HIGH. - High impedance/input. - The GPIO pins can be observed (read) in any mode. - The register interface provides set and clear access methods for choosing the operational mode. ### 6.18 10-bit Analog-to-Digital Converter (ADC10B) This module is a 10-bit successive approximation Analog-to-Digital Converter (ADC) with an input multiplexer to allow for multiple analog signals on its input. A common use of this module is to read out multiple keys on one input from a resistor network. - Four analog input channels, selected by an analog multiplexer. - Programmable ADC resolution from 2 bit to 10 bit. - The maximum conversion rate is 400 ksample/s for 10 bit resolution and 1500 ksample/s for 2 bit resolution. - Single A/D conversion scan mode and continuous A/D conversion scan mode. - Power-down mode. #### 6.19 Event router The event router extends the interrupt capability of the system by offering a flexible and versatile way of generating interrupts. Combined with the wake-up functionality of the CGU, it also offers a way to wake up the system from suspend mode (with all clocks deactivated). The event router has four interrupt outputs connected to the interrupt controller and one wake-up output connected to the CGU as shown in <u>Figure 8</u>. The output signals are activated when an event (for instance a rising edge) is detected on one of the input signals. The input signals of the event router are connected to relevant internal control signals in the system or to external signals through pins of the LPC3130/3131. This module has the following features: - Provides programmable routing of input events to multiple outputs for use as interrupts or wake up signals. - Input events can come from internal signals or from the pins that can be used as GPIO. - Inputs can be used either directly or latched (edge detected) as an event source. - The active level (polarity) of the input signal for triggering events is programmable. - Direct events will disappear when the input becomes inactive. - Latched events will remain active until they are explicitly cleared. - Each input can be masked globally for all inputs at once. - Each input can be masked for each output individually. - Event detect status can be read for each output separately. - Event detection is fully asynchronous (no active clock required). - Module can be used to generate a system wake-up from suspend mode. **Remark:** All pins that can be used as GPIO are connected to the event router (see <u>Figure 8</u>). Note that they can be used to trigger events when in normal functional mode or in GPIO mode. ## 6.20 Random number generator The Random Number Generator (RNG) generates true random numbers for use in advanced security and Digital Rights Management (DRM) related schemes. These schemes rely upon truly random, i.e. completely unpredictable numbers. This module has the following features: - True random number generator. - The random number register does not rely on any kind of reset. - The generators are free running in order to ensure randomness and security. # 6.21 Serial Peripheral Interface (SPI) The SPI module is used for synchronous serial data communication with other devices which support the SPI/SSI protocol. Examples are memories, cameras, or WiFi-g. The SPI/SSI-bus is a 5-wire interface, and it is suitable for low, medium, and high data rate transfers. This module has the following features: - Supports Motorola SPI frame format with a word size of 8/16 bits. - Texas Instruments SSI (Synchronous Serial Interface) frame format with a word size of 4 bit to 16 bit. - Receive FIFO and transmit FIFO of 64 half-words each. - Serial clock rate master mode maximum 45 MHz. - Serial clock rate slave mode maximum 25 MHz. - Support for single data access DMA. - Full-duplex operation. - Supports up to three slaves. - Supports maskable interrupts. - Supports DMA transfers. # 6.22 Universal Asynchronous Receiver Transmitter (UART) The UART module supports the industry standard serial interface. - Programmable baud rate with a maximum of 1049 kBd. - Programmable data length (5 bit to 8 bit). - Implements only asynchronous UART. - Transmit break character length indication. - Programmable one to two stops bits in transmission. - Odd/Even/Force parity check/generation. - Frame error, overrun error and break detection. - Automatic hardware flow control. - Independent control of transmit, receive, line status, data set interrupts, and FIFOs. - SIR-IrDA encoder/decoder (from 2400 to 115 kBd). - Supports maskable interrupts. - Supports DMA transfers. ### 6.23 Pulse Code Modulation (PCM) interface The PCM interface supports the PCM and IOM interfaces. The IOM (ISDN Oriented Modular) interface is primarily used to interconnect telecommunications ICs providing ISDN compatibility. It delivers a symmetrical full-duplex communication link containing user data, control/programming lines, and status channels. PCM (Pulse Code Modulation) is a very common method used for transmitting analog data in digital format. Most common applications of PCM are digital audio as in Audio CD and computers, digital telephony and videos. This module has the following features: - Four-wire serial interface. - Can function in both Master and Slave modes. - Supports: - PCM: Single clocking physical format. - Multi-Protocol (MP) PCM: Configurable directional per slot. - IOM-2: Extended ISDN-Oriented modular. Double clocking physical format. - Twelve eight bit slots in a frame with enabling control per slot. - Internal frame clock generation in master mode. - Receive and transmit DMA handshaking using a request/clear protocol. - Interrupt generation per frame. #### 6.24 LCD interface The dedicated LCD interface contains logic to interface to a 6800 (Motorola) or 8080 (Intel) compatible LCD controllers which support 4/8/16 bit modes. This module also supports a serial interface mode. The speed of the interface can be adjusted in software to match the speed of the connected LCD display. - 4/8/16 bit parallel interface mode: 6800-series, 8080-series. - Serial interface mode. - Supports multiple frequencies for the 6800/8080 bus to support high- and low-speed controllers. - Supports polling the busy flag from LCD controller to off-load the CPU from polling. - Contains an 16 byte FIFO for sending control and data information to the LCD controller. - Supports maskable interrupts. - Supports DMA transfers. LPC3130/3131 #### Low-cost, low-power ARM926EJ-S microcontrollers #### 6.25 I<sup>2</sup>C-bus master/slave interface The LPC3130/3131 contains two I<sup>2</sup>C master/slave interfaces. This module has the following features: - **I2C-bus interface 0 (I2C0)**: I2C0 is a standard I<sup>2</sup>C-compliant bus interface with open-drain pins. This interface supports functions described in the I<sup>2</sup>C-bus specification for speeds up to 400 kHz. This includes multi-master operation and allows powering off this device in a working system while leaving the I<sup>2</sup>C-bus functional. - I2C-bus interface 1 (I2C1): I2C1 uses standard I/O pins and is intended for use with a single-master I<sup>2</sup>C-bus and does not support powering off of this device. Standard I/Os also do not support multi-master I<sup>2</sup>C implementations. - Supports normal mode (100 kHz SCL). - Fast mode (400 kHz SCL with 24 MHz APB clock; 325 kHz with12 MHz APB clock; 175 kHz with 6 MHz APB clock). - Interrupt support. - Supports DMA transfers (single). - Four modes of operation: - Master transmitter - Master receiver - Slave transmitter - Slave receiver ### 6.26 LCD/NAND flash/SDRAM multiplexing The LPC3130/3131 contains a rich set of specialized hardware interfaces but the TFBGA package does not contain enough pins to allow use of all signals of all interfaces simultaneously. Therefore a pin-multiplexing scheme is created, which allows the selection of the right interface for the application. Pin multiplexing is enabled between the following interfaces: - between the dedicated LCD interface and the external bus interface. - between the NAND flash controller and the memory card interface. - between UART and SPI. - between I2STX\_0 output and the PCM interface. The pin interface multiplexing is subdivided into five categories: storage, video, audio, NAND flash, and UART related pin multiplexing. Each category supports several modes, which can be selected by programming the corresponding registers in the SysCReg. #### 6.26.1 Pin connections Table 10. Pin descriptions of multiplexed pins | Table 10. Pin d | escriptions of m | ultiplexed pins | | |-------------------|------------------|---------------------|--------------------------------------------------------| | Pin Name | Default Signal | Alternate<br>Signal | Description | | Video related pii | n multiplexing | | 9 | | mLCD_CSB | LCD_CSB | EBI_NSTCS_0 | LCD_CSB — LCD chip select for external LCD controller. | | | | | EBI_NSTCS_0 — EBI static memory chip select 0. | | mLCD_DB_1 | LCD_DB_1 | EBI_NSTCS_1 | LCD_DB_1 — LCD bidirectional data line 1. | | | | | EBI_NSTCS_1 — EBI static memory chip select 1. | | mLCD_DB_0 | LCD_DB_0 | EBI_CLKOUT | LCD_DB_0 — LCD bidirectional data line 0. | | | | | EBI_CLKOUT — EBI SDRAM clock signal. | | mLCD_E_RD | LCD_E_RD | EBI_CKE | LCD_E_RD — LCD enable/read signal. | | | | | EBI_CKE — EBI SDRAM clock enable. | | mLCD_RS | LCD_RS | EBI_NDYCS | LCD_RS — LCD register select signal. | | | | | EBI_NDYCS — EBI SDRAM chip select. | | mLCD_RW_WR | LCD_RW_WR | EBI_DQM_1 | LCD_RW_WR — LCD read write/write signal. | | | | | EBI_DQM_1 — EBI SDRAM data mask output 1. | | mLCD_DB_2 | LCD_DB_2 | EBI_A_2 | LCD_DB_2 — LCD bidirectional data line 2. | | | | | EBI_A_2 — EBI address line 2. | | mLCD_DB_3 | LCD_DB_3 | EBI_A_3 | LCD_DB_3 — LCD bidirectional data line 3. | | | | | EBI_A_3 — EBI address line 3. | | mLCD_DB_4 | LCD_DB_4 | EBI_A_4 | LCD_DB_4 — LCD bidirectional data line 4. | | | | | EBI_A_4 — EBI address line 4. | | mLCD_DB_5 | LCD_DB_5 | EBI_A_5 | LCD_DB_5 — LCD bidirectional data line 5. | | | | | EBI_A_5 — EBI address line 5. | | mLCD_DB_6 | LCD_DB_6 | EBI_A_6 | LCD_DB_6 — LCD bidirectional data line 6. | | | | | EBI_A_6 — EBI address line 6. | | mLCD_DB_7 | LCD_DB_7 | EBI_A_7 | LCD_DB_7 — LCD bidirectional data line 7. | | | | | EBI_A_7 — EBI address line 7. | | mLCD_DB_8 | LCD_DB_8 | EBI_A_8 | LCD_DB_8 — LCD bidirectional data line 8. | | | | | EBI_A_8 — EBI address line 8. | | mLCD_DB_9 | LCD_DB_9 | EBI_A_9 | LCD_DB_9 — LCD bidirectional data line 9. | | | | | EBI_A_9 — EBI address line 9. | | mLCD_DB_10 | LCD_DB_10 | EBI_A_10 | LCD_DB_10 — LCD bidirectional data line 10. | | | | | EBI_A_10 — EBI address line 10. | | mLCD_DB_11 | LCD_DB_11 | EBI_A_11 | LCD_DB_11 — LCD bidirectional data line 11. | | | | | EBI_A_11 — EBI address line 11. | | mLCD_DB_12 | LCD_DB_12 | EBI_A_12 | LCD_DB_12 — LCD bidirectional data line 12. | | | | | EBI_A_12 — EBI address line 12. | | mLCD_DB_13 | LCD_DB_13 | EBI_A_13 | LCD_DB_13 — LCD bidirectional data line 13. | | | | | EBI_A_13 — EBI address line 13. | | mLCD_DB_14 | LCD_DB_14 | EBI_A_14 | LCD_DB_14 — LCD bidirectional data line 14. | | | | | EBI_A_14 — EBI address line 14. | | NXP Semico | nductors | | LPC3130/3131 | |------------------|------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Low-cost, low-power ARM926EJ-S microcontrollers | | | | | RAN RAN RA | | able 10. Pin d | escriptions of m | ultiplexed pins . | continued | | Pin Name | Default Signal | Alternate<br>Signal | LPC3130/3131 Low-cost, low-power ARM926EJ-S microcontrollers continued Description LCD_DB_15 — LCD bidirectional data line 15. EBI_A_15 — EBI address line 15. GPIO5 — General Purpose I/O pin 5. | | mLCD_DB_15 | LCD_DB_15 | EBI_A_15 | LCD_DB_15 — LCD bidirectional data line 15. | | | | | EBI_A_15 — EBI address line 15. | | Storage related | pin multiplexing | | | | mGPIO5 | GPIO5 | MCI_CLK | <b>GPIO5</b> — General Purpose I/O pin 5. | | | | | MCI_CLK — MCI card clock. | | mGPIO6 | GPIO6 | MCI_CMD | GPIO_6 — General Purpose I/O pin 6. | | | | | MCI_CMD — MCI card command input/output. | | mGPIO7 | GPIO7 | MCI_DAT_0 | GPIO7 — General Purpose I/O pin 7. | | | | | MCI_DAT_0 — MCI card data input/output line 0. | | mGPIO8 | GPIO8 | MCI_DAT_1 | GPIO8 — General Purpose I/O pin 8. | | | | | MCI_DAT_1 — MCI card data input/output line 1. | | mGPIO9 | GPIO9 | MCI_DAT_2 | GPIO9 — General Purpose I/O pin 9. | | ODIC:: | ODIC:- | 1101 - 1 | MCI_DAT_2 — MCI card data input/output line 2. | | mGPIO10 | GPIO10 | MCI_DAT_3 | GPIO10 — General Purpose I/O pin 10. | | IAND OLG 1 | | | MCI_DAT_3 — MCI card data input/output line 3. | | NAND related pi | | MOLDAT 4 | NAND DYDNO NAND fleebeers II D. 1/41 (1) | | NAND_RYBN0 | NAND_RYBN0 | MCI_DAT_4 | NAND_RYBN0 — NAND flash controller Read/Not busy signal 0. MCI_DAT_4 — MCI card data input/output line 4. | | mNAND_RYBN1 | NAND_RYBN1 | MCI_DAT_5 | NAND_RYBN1 — NAND flash controller Read/Not busy signal 1. | | | | | MCI_DAT_5 — MCI card data input/output line 5. | | nNAND_RYBN2 | NAND_RYBN2 | MCI_DAT_6 | NAND_RYBN2 — NAND flash controller Read/Not busy signal 2. | | | | | MCI_DAT_6 — MCI card data input/output line 6. | | nNAND_RYBN3 | NAND_RYBN3 | MCI_DAT7 | NAND_RYBN3 — NAND flash controller Read/Not busy signal 3. | | | | | MCI_DAT7 — MCI card data input/output line 7. | | Audio related pi | | | | | mI2STX_DATA0 | I2STX_DATA0 | PCM_DA | <b>I2STX_DATA0</b> — I <sup>2</sup> S-bus interface 0 transmit data signal. | | | | | PCM_DA — PCM serial data line A. | | mI2STX_BCK0 | I2STX_BCK0 | PCM_FSC | <b>I2STX_BCK0</b> — I <sup>2</sup> S-bus interface 0 transmit bitclock signal. | | | | | PCM_FSC — PCM frame synchronization signal. | | nI2STX_WS0 | I2STX_WS0 | PCM_DCLK | I2STX_WS0 — I <sup>2</sup> S-bus interface 0 transmit word select signal. | | IOOTY COM | IOOTY OF THE | 5011 55 | PCM_DCLK — PCM data clock output. | | nl2STX_CLK0 | I2STX_CLK0 | PCM_DB | I2STX_CLK0 — I <sup>2</sup> S-bus interface 0 transmit clock signal. PCM_DB — PCM serial data line B. | | JART related pi | n multiplexing | | | | mUART_CTS_N | UART_CTS_N | SPI_CS_OUT1 | <ul> <li>UART_CTS_N — UART modem control Clear-to-send signal.</li> <li>SPI_CS_OUT1 — SPI chip select out for slave 1 (used in master mode).</li> </ul> | | mUART_RTS_N | UART_RTS_N | SPI_CS_OUT2 | | #### 6.26.2 Multiplexing between LCD and MPMC The multiplexing between the LCD interface and MPMC allows for the following two modes of operation: - MPMC-mode: SDRAM and bus-based LCD or SRAM. - LCD-mode: Dedicated LCD-Interface. The external NAND flash is accessible in both modes. The block diagram <u>Figure 9</u> gives a high level overview of the modules in the chip that are involved in the pin interface multiplexing between the EBI, NAND flash controller, MPMC, and RAM-based LCD interface. <u>Figure 9</u> only shows the signals that are involved in pad-muxing, so not all interface signals are visible. NXP Semiconductors LPC3130/3131 #### Low-cost, low-power ARM926EJ-S microcontrollers The EBI unit between the NAND flash interface and the MPMC contains an arbiter that determines which interface is muxed to the outside world. Both NAND flash and SDRAM/SRAM initiate a request to the EBI unit. This request is granted using round-robin arbitration (see Section 6.6). #### 6.26.3 Supply domains As is shown in Figure 9 the EBI (NAND flash/MPMC-control/data) is connected to a different supply domain than the LCD interface. The EBI control and address signals are muxed with the LCD interface signals and are part of supply domain SUP8. The SDRAM/SRAM data lines are shared with the NAND flash through the EBI and are part of supply domain SUP4. Therefore the following rules apply for connecting memories: - SDRAM and bus-based LCD or SRAM: This is the MPMC mode. The supply voltage for SDRAM/SRAM/bus-based LCD and NAND flash must be the same. The dedicated LCD interface is not available in this MPMC mode. - 2. Dedicated LCD interface only: This is the LCD mode. The NAND flash supply voltage (SUP4) can be different from the LCD supply voltage (SUP8). #### 6.27 Timer module The LPC3130/3131 contains four fully independent timer modules, which can be used to generate interrupts after a pre-set time interval has elapsed. This module has the following features: - Each timer is a 32 bit wide down-counter with selectable pre-scale. The pre-scaler allows using either the module clock directly or the clock divided by 16 or 256. - Two modes of operation: - Free-running timer: The timer generates an interrupt when the counter reaches zero. The timer wraps around to 0xFFFFFFF and continues counting down. - Periodic timer: The timer generates an interrupt when the counter reaches zero. It reloads the value from a load register and continues counting down from that value. An interrupt will be generated every time the counter reaches zero. This effectively gives a repeated interrupt at a regular interval. - At any time the current timer value can be read. - At any time the value in the load register may be re-written, causing the timer to restart. ### 6.28 Pulse Width Modulation (PWM) module This PWM can be used to generate a pulse width modulated or a pulse density modulated signal. With an external low pass filter, the module can be used to generate a low-frequency analog signal. A typical use of the output of the module is to control the backlight of an LCD display. - Supports Pulse Width Modulation (PWM) with software controlled duty cycle. - Supports Pulse Density Modulation (PDM) with software controlled pulse density. ## 6.29 System control registers System control registers The System Control Registers (SysCReg) module provides a register interface for some some in the system such as multiplexers and mode settings. This is an auxiliary module included in this overview for the sake of completeness. #### 6.30 I2S0/1 interfaces The I2S0/1 receive and I2S0/1 transmit modules have the following features: - Audio interface compatible with the I<sup>2</sup>S standard. - I2S0/1 receive supports master mode and slave mode. - I2S0/1 transmit supports master mode. - Supports LSB justified words of 16, 18, 20 and 24 bits. - Supports a configurable number of bit clock periods per Word Select period (up to 128 bit clock periods). - Supports DMA transfers. - Transmit FIFO (I2S transmit) or receive FIFO (I2S receive) of 4 stereo samples. - Supports single 16 bit transfers to/from the left or right FIFO. - Supports single 24 bit transfers to/from the left or right FIFO. - Supports 32-bit interleaved transfers, with the lower 16 bits representing the left audio sample, and the higher 16 bits representing the right audio sample. - Supports two 16-bit audio samples combined in a 32-bit word (2 left or 2 right samples) to reduce bus load. - Provides maskable interrupts for audio status: FIFO underrun/overrun/full/ half\_full/not empty for left and right channel separately. # **Limiting values** Table 11. Limiting values | NXP Semicond | | | Opa | C313 | 0/3131 | | | |-------------------------------------------|------------------------------|-------------------------|-----------|-----------|------------|---------------|------| | 7. Limiting | values | ow-cost, | low-pow | ver ARM92 | 26EJ-S mic | rocontrollers | | | Table 11. Limiting In accordance with the | values<br>e Absolute Maximum | Rating System (IEC 60 | 0134).[1] | | | | Unit | | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | | All digital I/O pins | | | | | | | | | VI | input voltage | | | -0.5 | - | +3.6 | V | | Vo | output voltage | | | -0.5 | - | +3.6 | V | | lo | output current | VDDE_IOC = 3.3 V | | - | 4 | - | mA | | Temperature values | <b>3</b> | | | | | | | | T <sub>j</sub> | junction temperature | | | -40 | 25 | 125 | °C | | T <sub>stg</sub> | storage temperature | | [2] | -65 | - | +150 | °C | | T <sub>amb</sub> | ambient temperature | | | -40 | +25 | +85 | °C | | Electrostatic handli | ng | | | | | | | | V <sub>esd</sub> | electrostatic | human body model | [3] | -500 | - | +500 | V | | | discharge voltage | machine model | | -100 | - | +100 | V | | | | charged device<br>model | | - | 500 | - | V | <sup>[1]</sup> The following applies to the limiting values: a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. <sup>[2]</sup> Dependent on package type. Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$ series resistor. # **Static characteristics** **Table 12: Static characteristics** | TAXI Sellik | conductors | Lo | w-cost, low-power | ARM92 | 6EJ-S microcon | trollers | |----------------------------|------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------|-------|---------------------------------|----------| | 8. Static | characteristic | cs | w-cost, low-power | | ORAL ORA | TOP | | Table 12: Sta | ntic characteristics<br>to +85 °C unless other | wise specified | | | 7/2 | OPAN, | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | Supply pins | | | | 7. | | | | V <sub>DD(IO)</sub> | input/output supply<br>voltage | NAND flash controller<br>pads (SUP4) and LCD<br>interface (SUP8); 1.8 V<br>mode | 1.65 | 1.8 | 1.95 | V | | | | NAND flash controller<br>pads (SUP4) and LCD<br>interface (SUP8); 3.3 V<br>mode | 2.5 | 3.3 | 3.6 | V | | | | other peripherals (SUP 3) | 2.7 | 3.3 | 3.6 | V | | $V_{DD(CORE)}$ | core supply voltage | (SUP1) | 1.1 | 1.2 | 1.3 | V | | V <sub>DD(OSC_PLL)</sub> | oscillator and PLL supply voltage | on pin VDDA12; for<br>12 MHz oscillator<br>(SUP1) | 1.0 | 1.2 | 1.3 | V | | V <sub>DD(ADC)</sub> | ADC supply voltage | on pin<br>ADC10B_VDDA33; for<br>10-bit ADC (SUP 3) | 2.7 | 3.3 | 3.6 | V | | V <sub>BUS</sub> | bus supply voltage | on pin USB_VBUS<br>(SUP5) | - | 5.0 | - | V | | V <sub>DDA(USB)(3V3)</sub> | USB analog supply voltage (3.3 V) | on pin USB_VDDA33<br>(SUP 3) | 3.0 | 3.3 | 3.6 | V | | | | on pin<br>USB_VDDA33_DRV<br>(SUP 3); driver | 2.7 | 3.3 | 3.6 | V | | V <sub>DDA(PLL)(1V2)</sub> | PLL analog supply voltage (1.2 V) | on pin<br>USB_VDDA12_PLL<br>(SUP1) | 1.1 | 1.2 | 1.3 | V | | Input pins and | d I/O pins configured | as input | | | | | | V <sub>I</sub> | input voltage | | 0 | - | VDDE_IOC | V | | $V_{IH}$ | HIGH-level input voltage | SUP3; SUP4; SUP8 | $0.7VDDE\_IOx$<br>(x = A, B, C) | - | - | V | | $V_{IL}$ | LOW-level input voltage | SUP3; SUP4; SUP8 | - | - | $0.3VDDE\_IOx$<br>(x = A, B, C) | V | | $V_{hys}$ | hysteresis voltage | SUP4; SUP8 | | | | V | | | | 1.8 V mode | 400 | - | 600 | mV | | | | 3.3 V mode | 550 | - | 850 | mV | | | | SUP3 | 0.1VDDE_IOC | - | - | V | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ ; no pull-up | - | - | <tbd></tbd> | μΑ | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD(IO)}$ ; no pull-down | - | - | <tbd></tbd> | μΑ | | I <sub>latch</sub> | I/O latch-up current | $-(1.5V_{DD(IO)}) < V_I < (1.5V_{DD(IO)})$ | [1] - | - | 100 | mA | Table 12: Static characteristics | NXP Sen | niconductors | | | cost, low-power | LPC | C3130 | /3131 | |-----------------|---------------------------|---------------------------------------------------------------------|------------|----------------------------|-------------|--------------|-----------| | | | I | _ow-c | ost, low-power | ARM926 | EJ-S microc | ontroller | | | | | | | | PA | PAN P | | Table 12: | Static characteristics | | | | | | 700 | | | °C to +85 °C unless other | wise specified. | | | | 15 | 10 70 | | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | | pu | pull-up current | inputs with pull-up; $V_I = 0$ | | | | | Unit | | | | SUP4/SUP8;<br>1.8 V mode | [1] | <tbd></tbd> | 65 | <tbd></tbd> | μΑ | | | | SUP4/SUP8;<br>3.3 V mode | <u>[1]</u> | <tbd></tbd> | 50 | <tbd></tbd> | μΑ | | | | SUP3 | <u>[1]</u> | <tbd></tbd> | 50 | <tbd></tbd> | μΑ | | I <sub>pd</sub> | pull-down current | inputs with pull-down; $V_I = V_{DD}$ | | | | | | | | | SUP4/SUP8;<br>1.8 V mode | <u>[1]</u> | <tbd></tbd> | 75 | <tbd></tbd> | μΑ | | | | SUP4/SUP8;<br>3.3 V mode | <u>[1]</u> | <tbd></tbd> | 50 | <tbd></tbd> | μΑ | | | | SUP3 | <u>[1]</u> | <tbd></tbd> | 50 | <tbd></tbd> | μΑ | | C <sub>i</sub> | input capacitance | excluding bonding pad capacitance | | - | - | <tbd></tbd> | pF | | Output pins | and I/O pins configure | ed as output | | | | | | | / <sub>0</sub> | output voltage | | | <tbd></tbd> | - | $V_{DD(IO)}$ | V | | ′он | HIGH-level output voltage | SUP4; SUP8;<br>I <sub>OH</sub> = 6 mA | | | | | | | | | 1.8 V mode | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | V | | | | 3.3 V mode | | $V_{DD(IO)}-0.26$ | <tbd></tbd> | <tbd></tbd> | V | | | | SUP3; I <sub>OH</sub> = 6 mA | | $V_{DD(IO)}-0.26$ | - | - | V | | | | SUP3; $I_{OH} = 30 \text{ mA}$ | | $V_{\text{DD(IO)}} - 0.38$ | - | - | V | | V <sub>OL</sub> | LOW-level output voltage | SUP4; SUP8 outputs;<br>I <sub>OL</sub> = 4 mA | | | | | | | | | 1.8 V mode | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | V | | | | 3.3 V mode | <u>[1]</u> | <tbd></tbd> | 0.65 | <tbd></tbd> | V | | | | SUP3; I <sub>OL</sub> = 4 mA | | - | - | <tbd></tbd> | V | | ОН | HIGH-level output current | $V_{DD} = VDDE\_IOx$<br>(x = A, B, C);<br>$V_{OH} = V_{DD} - 0.4 V$ | | <tbd></tbd> | - | - | mA | | | | $V_{DD} = VDDE\_IOx$<br>(x = A, B, C);<br>$V_{OH} = V_{DD} - 0.4 V$ | | <tbd></tbd> | - | - | mA | | loL | LOW-level output current | $V_{DD} = VDDE\_IOx$<br>(x = A, B, C);<br>$V_{OL} = 0.4 V$ | | <tbd></tbd> | - | - | mA | | | | $V_{DD} = VDDE\_IOx$<br>(x = A, B, C);<br>$V_{OL} = 0.4 V$ | | <tbd></tbd> | - | - | mA | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0 \text{ V}; V_O = V_{DD};$<br>no pull-up/down | | - | - | 0.064 | μА | Table 12: Static characteristics | NXP Semiconductors Low-cost, low-power ARM926EJ-S microco | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | The state of s | · F- | | Table 12:Static characteristics $T_{amb} = -40 ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ unless otherwise specified. | OPAN | | Symbol Parameter Conditions Min Typ Max | Unit | | $I_{OHS}$ HIGH-level $V_{DD} = VDDE\_IOx$ <tbd> - -</tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd> | mA | | current $V_{DD} = VDDE\_IOx$ <tbd> - <tbd> - <tbd>- <tbd></tbd></tbd></tbd></tbd> | mA | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | mA | | current $V_{DD} = VDDE\_IOx$ <tbd> - <tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd></tbd> | mA | | $Z_{o}$ output impedance $V_{DD} = VDDE\_IOx$ $(x = A, B, C)$ | | | 1.8 V mode [1] <tbd> 45 <tbd></tbd></tbd> | Ω | | 3.3 V mode [1] <tbd> 35 <tbd></tbd></tbd> | Ω | | I <sup>2</sup> C0-bus pins | | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | μΑ | | V <sub>IH</sub> HIGH-level input 0.7VDDE_IOx voltage | V | | V <sub>IL</sub> LOW-level input - 0.3VDDE_IO voltage | x V | | V <sub>hys</sub> hysteresis voltage [1] 0.1VDDE_IOx | V | | $V_{OL}$ LOW-level output $I_{OLS} = 3 \text{ mA}$ 0.298 voltage | V | | $I_{LI}$ input leakage current VDDE voltage domain; $I_{LI}$ - 1.7 <tbd> <math>T_{amb} = 25 ^{\circ}\text{C}</math></tbd> | μΑ | | VDD voltage domain; $^{[1]}$ - 0.01 <tbd> <math>^{T_{amb}}</math> = 25 <math>^{\circ}</math>C</tbd> | μΑ | | USB | | | V <sub>IC</sub> common-mode input high-speed mode –50 200 500 | mV | | voltage full-speed/low-speed 800 - 2500 mode | mV | | chirp mode -50 - 600 | mV | | V <sub>i(dif)</sub> differential input 100 400 1100 voltage | mV | <sup>[1]</sup> The parameter values specified are simulated values. Table 13. ADC static characteristics | NXP Sem | niconductors | | | LPC | 3130 | /3131 | |-----------------------|-------------------------------------|---------------------------------------------|-------------|------------------|---------------|-------------| | | ADC static characteristics | Low-cost, o +85 °C unless otherwise specifi | • | fraguancy others | ORAL DR | controllers | | $\mathbf{Symbol}$ | Parameter | Conditions | Min | Typ | Max | Unit | | $V_{IA}$ | analog input voltage | | 0[1] | - | $V_{DD(ADC)}$ | V ^> | | C <sub>ia</sub> | analog input capacitance | | - | - | <tbd></tbd> | pF | | N <sub>res(ADC)</sub> | ADC resolution | | 2 | - | 10 | bit | | E <sub>D</sub> | differential linearity error | [2][3][4 | <u>l</u> - | - | ±1 | LSB | | E <sub>L(adj)</sub> | integral non-linearity | [2][5 | <u>l</u> - | - | ±1 | LSB | | Eo | offset error | [2][6 | <u>l</u> - | - | <tbd></tbd> | LSB | | E <sub>G</sub> | gain error | [2][7 | <u>l</u> - | - | <tbd></tbd> | % | | E <sub>T</sub> | absolute error | [2][8 | <u>l</u> - | - | <tbd></tbd> | LSB | | V <sub>err(O)</sub> | offset error voltage | | -20 | - | +20 | mV | | V <sub>err(FS)</sub> | full-scale error voltage | | <tbd></tbd> | - | <tbd></tbd> | mV | | R <sub>vsi</sub> | voltage source interface resistance | [9 | l - | - | <tbd></tbd> | kΩ | - [1] On pin ADC10B\_GNDA. - Conditions: V<sub>SSA</sub> = 0 V on pin ADC10B\_GNDA, V<sub>DD(ADC)</sub> = 3.3 V. - The ADC is monotonic, there are no missing codes. - The differential linearity error (ED) is the difference between the actual step width and the ideal step width. See Figure 10. - The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 10. - The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the [6] ideal curve. See Figure 10. - [7] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 10. - The absolute error (E<sub>T</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 10. - See Figure 11. - (1) Example of an actual transfer curve. - (2) The ideal transfer curve. - (3) Differential linearity error (E<sub>D</sub>). - (4) Integral non-linearity (E<sub>L(adj)</sub>). - (5) Center of a step of the actual transfer curve. Fig 10. ADC characteristics # 8.1 Power consumption Table 14. Power consumption | | emiconductors | Low-cost, low-po wer consumption tion Conditions core; VDDI = 1.2 V all other SUP1 supplies: VDDA12 = 1.2 V; LISB VDDA12 PI = 1.2 V | LP | C313 | 30/3 | 3131 | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------------|--------|----------| | | | Low-cost, low-po | wer ARM92 | 6EJ-S mid | croco | ntroller | | | | | | PAN | 90 | 90. | | | 8.1 Pov | ver consumption | | ~~/ | 00 | 000 | | | | | | | 7A | X YX | | Table 14. | | ion | | _ | | Op . | | Symbol | | Conditions | Min | Тур | Max | Unit | | | power mode[1] | | | | | | | $I_{DD}$ | Supply current | core; VDDI = 1.2 V | - | 1.1 | - | mA | | | | all other SUP1 supplies: VDDA12 = 1.2 V;<br>USB_VDDA12_PL = 1.2 V | - | 0.175 | - | mA | | | | VDDE_IOA = 1.8 V | - | 0.001 | - | mA | | | | VDDE_IOB = 1.8 V | - | 0.0008 | - | mA | | | | VDDE_IOC = 3.3 v | - | 0.065 | - | mA | | | | ADC10B_VDDA33 = 3.3 V | - | 0 | - | mA | | | | USB_VDDA33 = 3.3 V | - | 0 | - | mA | | | | USB_VDDA_DRV = 3.3 V | - | 0 | - | mA | | Р | Power dissipation | Total for supply domains SUP1, SUP3, SUP4, SUP8 | - | 1.75 | - | mW | | | SDRAM based system of the state | tem (operating frequency 180 MHz (core)/ 90 MHz (ing ${}^{[2]}$ | (bus)); heavy | SDRAM I | oad po | ower; | | I <sub>DD</sub> | Supply current | core; VDDI = 1.2 V | - | 67.2 | - | mA | | | | all other SUP1 supplies: VDDA12 = 1.2 V;<br>USB_VDDA12_PL = 1.2 V | - | 0.93 | - | mA | | | | VDDE_IOA = 1.8 V | - | 11.54 | - | mA | | | | VDDE_IOB = 1.8 V | - | 6.64 | - | mA | | | | VDDE_IOC = 3.3 V | - | 0.08 | - | mA | | | | ADC10B_VDDA33 = 3.3 V | - | 0.0002 | - | mA | | | | USB_VDDA33 = 3.3 V | - | 1.63 | - | mA | | | | USB_VDDA_DRV = 3.3 V | - | 0.895 | - | mA | | Р | Power dissipation | Total for supply domains SUP1, SUP3, SUP4, SUP8 | - | 123.1 | - | mW | | | SDRAM based systematic clock scaling | tem (operating frequency 180 MHz (core)/ 90 MHz (2013) | (bus)); heavy | SDRAM I | oad po | ower; | | I <sub>DD</sub> | Supply current | core; VDDI = 1.2 V | - | 53.2 | - | mA | | | , | all other SUP1 supplies: VDDA12 = 1.2 V;<br>USB_VDDA12_PL = 1.2 V | - | 0.93 | - | mA | | | | VDDE_IOA = 1.8 V | - | 5 | - | mA | | | | VDDE_IOB = 1.8 V | - | 3.62 | - | mA | | | | | _ | 0.08 | - | mA | | | | VDDE_IOC = 3.3 V | | | | , . | | | | VDDE_IOC = 3.3 V<br>ADC10B VDDA33 = 3.3 V | - | 0,0002 | - | mA | | | | ADC10B_VDDA33 = 3.3 V | - | 0.0002 | | mA<br>mA | | | | | | 0.0002<br>1.62<br>0.895 | - | mA<br>mA | Table 14. Power consumption ...continued | | | | 00 | 00 | 00 | 00 | |-----------------|--------------------------------------|--------------------------------------------------------------------------------|----------|-----------|----------|--------| | NXP Se | emiconductors | <b>5</b> | LP | C313 | 30/3 | 131 | | | | Low-cost, low-power A | | r _ ' ' ' | _ | F - | | | | | | OPAN | OPA | 9 | | Table 14. | Power consumpt | ioncontinued | | | 000 | Op | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | SDRAM based system clock scaling [4] | tem (operating frequency 180 MHz (core)/ 90 MHz (bus)) | ; norma | l mode po | wer; w | ithout | | I <sub>DD</sub> | Supply current | core; VDDI = 1.2 V | - | 33.19 | - | mA | | | | all other SUP1 supplies: VDDA12 = 1.2 V;<br>USB_VDDA12_PL = 1.2 V | - | 0.93 | - | mA | | | | VDDE_IOA = 1.8 V | - | 4.85 | - | mA | | | | VDDE_IOB = 1.8 V | - | 4.85 | - | mA | | | | VDDE_IOC = 3.3 V | - | 0.85 | - | mA | | | | ADC10B_VDDA33 = 3.3 V | - | 0.0002 | - | mA | | | | USB_VDDA33 = 3.3 V | - | 1.63 | - | mΑ | | | | USB_VDDA_DRV = 3.3 V | - | 0.895 | - | mΑ | | Р | Power dissipation | Total for supply domains SUP1, SUP3, SUP4, SUP8 | - | 70 | - | mW | | | SDRAM based systolock scaling[3][4] | tem (operating frequency 180 MHz (core)/ 90 MHz (bus)) | ; norma | l mode po | wer; w | ith | | $I_{DD}$ | Supply current | core; VDDI = 1.2 V | - | 13.84 | - | mA | | | | all other SUP1 supplies: VDDA12 = 1.2 V;<br>USB_VDDA12_PL = 1.2 V | - | 0.93 | - | mA | | | | VDDE_IOA = 1.8 V | - | 2.2 | - | mΑ | | | | VDDE_IOB = 1.8 V | - | 0.31 | - | mΑ | | | | VDDE_IOC = 3.3 V | - | 0.85 | - | mΑ | | | | ADC10B_VDDA33 = 3.3 V | - | 0.0002 | - | mΑ | | | | USB_VDDA33 = 3.3 V | - | 1.62 | - | mΑ | | | | USB_VDDA_DRV = 3.3 V | - | 0.895 | - | mΑ | | Р | Power dissipation | Total for supply domains SUP1, SUP3, SUP4, SUP8 | - | 33.4 | - | mW | | | SRAM based syster clock scaling; MMI | m (operating frequency 180 MHz (core)/ 90 MHz (bus)); r<br>U on <sup>[5]</sup> | normal n | node pow | er; with | out | | I <sub>DD</sub> | Supply current | core; VDDI = 1.2 V | - | 37.95 | - | mA | | | | all other SUP1 supplies: VDDA12 = 1.2 V;<br>USB_VDDA12_PL = 1.2 V | - | 2.1 | - | mA | | | | VDDE_IOA = 1.8 V | - | 1.42 | - | mA | | | | VDDE_IOB = 1.8 V | - | 0.038 | - | mA | | | | VDDE_IOC = 3.3 V | - | 0.79 | - | mA | | | | ADC10B_VDDA33 = 3.3 V | - | 0.0002 | - | mA | | | | USB_VDDA33 = 3.3 V | - | 0.89 | - | mA | | | | USB_VDDA_DRV = 3.3 V | - | 1.75 | - | mA | | Р | Power dissipation | Total for supply domains SUP1, SUP3, SUP4, SUP8 | - | 62 | - | mW | Table 14. Power consumption ...continued | NXP Se | emiconductors | 5 | LP. | C313 | 30/3 | 131 | |----------|-------------------------------------|--------------------------------------------------------------------------|-----------------|----------|----------|----------| | able 14. | Power consumpt | Low-cost, low-po | ower ARM920 | SEJ-S mi | crocon | trollers | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | SRAM based system clock scaling; MM | m (operating frequency 180 MHz (core)/ 90 MHz (b<br>U off <sup>[6]</sup> | ous)); normal r | node pow | er; with | out | | $I_{DD}$ | Supply current | core; VDDI = 1.2 V | - | 26.3 | - | mA | | | | all other SUP1 supplies: VDDA12 = 1.2 V;<br>USB_VDDA12_PL = 1.2 V | - | 1.57 | - | mA | | | | VDDE_IOA = 1.8 V | - | 1 | - | mA | | | | VDDE_IOB = 1.8 V | - | 0.038 | - | mA | | | | VDDE_IOC = 3.3 V | - | 0.068 | - | mA | | | | ADC10B_VDDA33 = 3.3 V | - | 0.0002 | - | mA | | | | USB_VDDA33 = 3.3 V | - | 1.59 | - | mA | | | | USB_VDDA_DRV = 3.3 V | - | 0.89 | - | mA | | Р | Power dissipation | Total for supply domains SUP1, SUP3, SUP4, SUP8 | - | 43.7 | - | mW | <sup>[1] 12</sup> Mhz oscillator running; PLLs off; SYS\_BASE and AHB\_APB0\_BASE Base domain clocks are enabled, driven by 12 Mhz oscillator; all peripherals off; SUP4 buffers set to input w/PD; SUP8 and SUP3 buffers set to input w/repeater. Shutting off the 12 Mhz osc will reduce power to 1.4 mW (requires a RSTIN\_N to run again). Running Linux with 100% load; all peripherals on; instruction and data caches on; MMU on. Dynamic clock scaling active; hardware will automatically switch the SYSBASE clocks to a slow clock (180 / 64 = 2.81 MHz) during times of bus inactivity. ARM926 and NAND flash clocks are not scaled for this test. Running Linux idle at prompt; all peripherals on; instruction and data caches on; MMU on. [4] Running Dhrystone test (600 k/sec); UART and timers enabled; instruction and data caches on; MMU on. [5] Running Dhrystone test (121.83 k/sec); UART and timers enabled; instruction and data caches off; MMU off. # 9. Dynamic characteristics #### 9.1 LCD controller #### 9.1.1 Intel 8080 mode Table 15. Dynamic characteristics: LCD controller in Intel 8080 mode $C_1 = 25$ pF, $T_{amb} = -40$ °C to +85 °C, unless otherwise specified; $V_{DD/(D)} = 1.8$ V and 3.3 V (SUP8). | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |------------------------|------------------------------|------------|-----|-------------|--------------------------|-----|------| | $t_{su(A)}$ | address set-up time | | | - | $1 \times LCDCLK$ | - | ns | | t <sub>h(A)</sub> | address hold time | | | - | $2 \times \text{LCDCLK}$ | - | ns | | t <sub>cy(a)</sub> | access cycle time | | [1] | - | $5 \times \text{LCDCLK}$ | - | ns | | $t_{\text{w(en)W}} \\$ | write enable pulse width | | [1] | - | $2 \times LCDCLK \\$ | - | ns | | t <sub>w(en)R</sub> | read enable pulse width | | [1] | - | 2 × LCDCLK | - | ns | | t <sub>r</sub> | rise time | | | 2 | - | 5 | ns | | t <sub>f</sub> | fall time | | | 2 | - | 5 | ns | | t <sub>su(D)</sub> | data input set-up time | | | <tbd></tbd> | - | - | ns | | t <sub>h(D)</sub> | data input hold time | | | <tbd></tbd> | - | - | ns | | $t_{d(QV)}$ | data output valid delay time | | | - | −1 × LCDCLK | - | ns | | t <sub>dis(Q)</sub> | data output disable time | | | - | 2 × LCDCLK | - | ns | [1] Timing is determined by the LCD Interface Control Register fields: INVERT\_CS = 1; MI = 0; PS = 0; INVERT\_E\_RD = 0. See LPC3130/3131 user manual. #### 9.1.2 Motorola 6800 mode | ors | | | Opp | .PC313 | 0/3 | )<br>131 | |-------------------------|---------------------------------------------------------------------------------------------|------------------|-------------|---------------------------|---------|----------| | | Lo | ow-cost, low-pov | ver ARN | //926EJ-S micr | ocont | rollers | | | | | | PAN | PAR | X PAS | | /lotorola | a 6800 mode | | | < | PA | Opy . | | Table 16. $C_L = 25 pF$ | Dynamic characteristics: If $T_{amb} = -40 ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , un | | | | 3.3 V ( | SUP8). | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | su(A) | address set-up time | | - | 1 × LCDCLK | - | ns 🔨 | | h(A) | address hold time | | - | 2 × LCDCLK | - | ns | | cy(a) | access cycle time | [1] | l - | 5 × LCDCLK | - | ns | | r | rise time | | 2 | - | 5 | ns | | if | fall time | | 2 | - | 5 | ns | | su(D) | data input set-up time | | <tbd></tbd> | - | - | ns | | 'L (D) | data input hold time | | <tbd></tbd> | - | - | ns | | h(D) | | | | | | | | d(QV) | data output valid delay time | | - | −1 × LCDCLK | - | ns | | | data output valid delay time data output disable time | | - | -1 × LCDCLK<br>2 × LCDCLK | - | ns<br>ns | | d(QV) | • | read cycle | - | | - | | [1] Timing is derived from the LCD Interface Control Register fields: INVERT\_CS = 1; MI = 1; PS = 0; INVERT\_E\_RD = 0. See LPC3130/3131 user manual. #### 9.1.3 Serial mode | tors | | | Op | .PC313 | 0/3 | 131 | |------------------------|------------------------------------------------------------------------------------------|----------------|-------------|--------------------------|---------|---------| | | | Low-cost, low- | power AR | M926EJ-S micr | ocont | rollers | | Serial n | node | | | AV | DAY. | OPAN, | | Table 17. $C_L = 25 p$ | Dynamic characteristics F, $T_{amb} = -40 ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , | | | | 3.3 V ( | SUP8). | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | $T_{cy(clk)}$ | clock cycle time | | [1] - | 5 × LCDCLK | - | ns | | t <sub>w(clk)H</sub> | HIGH clock pulse width | | [1] - | $3 \times \text{LCDCLK}$ | - | ns | | t <sub>w(clk)L</sub> | LOW clock pulse width | | [1] - | $2 \times LCDCLK$ | - | ns | | t <sub>r</sub> | rise time | | 2 | - | 5 | ns | | t <sub>f</sub> | fall time | | 2 | - | 5 | ns | | t <sub>su(A)</sub> | address set-up time | | - | $3 \times \text{LCDCLK}$ | - | ns | | t <sub>h(A)</sub> | address hold time | | - | $2 \times LCDCLK$ | - | ns | | t <sub>su(D)</sub> | data input set-up time | | <tbd></tbd> | - | - | ns | | t <sub>h(D)</sub> | data input hold time | | <tbd></tbd> | - | - | ns | | t <sub>su(S)</sub> | chip select set-up time | | - | $3 \times \text{LCDCLK}$ | - | ns | | t <sub>h(S)</sub> | chip select hold time | | - | 1 × LCDCLK | - | ns | | $t_{d(QV)}$ | data output valid delay time | ) | - | −1 × LCDCLK | - | ns | | | | | | | | | [1] Timing is determined by the LCD Interface Control Register fields: PS = 1; SERIAL\_CLK\_SHIFT = 3; SERIAL\_READ\_POS = 3. See the LPC3130/3131 user manual. ### 9.2 SRAM controller Table 18. Dynamic characteristics: static external memory interface | NXP Se | miconductors | | | LPC3130/3131 | | | | | |-----------------------|----------------------------------------------------------------------------------------------------|----------------------|-----------------|--------------------------------------------------------------------------------|-------|---------|--|--| | | 0.0.00 | L | OW-C | LPC313 ost, low-power ARM926EJ-S mich ace o) = 1.8 V and 3.3 V (SUP8). Typ | ocont | rollers | | | | | 9.2 SRAM conti | roller | | · | PAN | PAN | | | | <b>Table 18.</b> | Dynamic characteristics: sta<br>$T_{amb} = -40 ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , unle | atic external memory | interf | ace | 0 | P. | | | | Symbol | Parameter | Conditions | , אטטנוי<br>Min | Tvp | Max | Unit | | | | - | to read and write cycles | | | 71 | | | | | | t <sub>CSLAV</sub> | CS LOW to address valid | | -1.8 | 0 | 4 | ns | | | | | time | | | | | | | | | Read cycl | e parameters | | | | | | | | | t <sub>OELAV</sub> | OE LOW to address valid time | [1] | - | 0 – WAITOEN × HCLK | - | ns | | | | t <sub>BLSLAV</sub> | BLS LOW to address valid time | <u>[1]</u> | - | 0 – WAITOEN × HCLK | - | ns | | | | t <sub>CSLOEL</sub> | CS LOW to OE LOW time | | - | 0 + WAITOEN × HCLK | - | ns | | | | t <sub>CSLBLSL</sub> | CS LOW to BLS LOW time | [1] | - | 0 + WAITOEN × HCLK | - | ns | | | | OELOEH | OE LOW to OE HIGH time | [1][2][3] | - | (WAITRD – WAITOEN + 1) × HCLK | - | ns | | | | t <sub>BLSLBLSH</sub> | BLS LOW to BLS HIGH time | [1][2][3] | - | (WAITRD – WAITOEN + 1) × HCLK | - | ns | | | | t <sub>su(D)</sub> | data input set-up time | | 9 | - | - | ns | | | | t <sub>h(D)</sub> | data input hold time | | - | 0 | - | ns | | | | tcshoeh | CS HIGH to OE HIGH time | | 3 | 0 | - | ns | | | | tcshblsh | CS HIGH to BLS HIGH time | | - | 0 | - | ns | | | | t <sub>OEHANV</sub> | OE HIGH to address invalid time | | 10 | - | - | ns | | | | t <sub>BLSHANV</sub> | BLS HIGH to address invalid time | | - | 1 × HCLK | - | ns | | | | Write cycl | e parameters | | | | | | | | | t <sub>CSLDV</sub> | CS LOW to data valid time | | - | - | 9 | ns | | | | t <sub>CSLWEL</sub> | CS LOW to WE LOW time | <u>[4]</u> | - | (WAITWEN + 1) × HCLK | - | ns | | | | t <sub>CSLBLSL</sub> | CS LOW to BLS LOW time | [4] | - | WAITWEN × HCLK | - | ns | | | | t <sub>WELDV</sub> | WE LOW to data valid time | [4] | - | 0 - (WAITWEN + 1) × HCLK | - | ns | | | | t <sub>WELWEH</sub> | WE LOW to WE HIGH time | [4][5][6] | - | (WAITWR - WAITWEN + 1) × HCLK | - | ns | | | | t <sub>BLSLBLSH</sub> | BLS LOW to BLS HIGH time | [4][5] | - | (WAITWR – WAITWEN + 3) × HCLK | - | ns | | | | t <sub>WEHANV</sub> | WE HIGH to address invalid time | | - | 1 × HCLK | - | ns | | | | t <sub>WEHDNV</sub> | WE HIGH to data invalid time | | - | 1 × HCLK | - | ns | | | | t <sub>BLSHANV</sub> | BLS HIGH to address invalid time | | - | 1 × HCLK | - | ns | | | | t <sub>BLSHDNV</sub> | BLS HIGH to data invalid time | | - | 1 × HCLK | - | ns | | | | | | | | | | | | | <sup>[1]</sup> Refer to the LPC3130/3131 user manual for the programming of WAITOEN and HCLK. <sup>[2]</sup> Refer to the LPC3130/3131 user manual for the programming of WAITRD and HCLK. <sup>[3]</sup> (WAITRD - WAITOEN + 1) = 3 min at 60 MHz. <sup>[4]</sup> Refer to the LPC3130/3131 user manual for the programming of WAITWEN and HCLK. Refer to the LPC3130/3131 user manual for the programming of WAITWR and HCLK. <sup>(</sup>WAITWD - WAITWEN + 1) = 3 min at 60 MHz. LPC3130/3131 ### 9.3 SDRAM controller Table 19. Dynamic characteristics of SDR SDRAM memory interface | NXP Se | emiconductors | | | | <i>◇</i> <sub>₽</sub> | _PC3130 | /3131 | |-------------------------------------------|------------------------------------|------------------------------------------------------------|----------------|-------------------------------------|------------------------------------------------|---------------------|-------------| | | 9.3 SDR | AM controller | | Low-co | est, low-power AR ace d 3.3 V (SUP8).[1][2][3 | M926EJ-S microo | controllers | | <b>Γable 19.</b><br>Γ <sub>amb</sub> = -4 | | istics of SDR SDRAM motherwise specified; $V_{DD}$ | emoi<br>(10) = | <mark>y interf</mark> a<br>1.8 V an | a <b>ce</b><br>d 3.3 V (SUP8). <u>[1][2][3</u> | <u>1</u> | ORAN | | Symbol | Parameter | Conditions | , | Min | Typical | Max | Unit | | f <sub>oper</sub> | operating frequency | | <u>[4]</u> | - | 80 | 90 | MHz | | T <sub>CLCL</sub> | clock cycle time | | | 11.1 | <tbd></tbd> | - | ns | | t <sub>CLCX</sub> | clock LOW time | | | - | 5.55 | - | ns | | t <sub>CHCX</sub> | clock HIGH time | | | - | 5.55 | - | ns | | $t_{d(o)}$ | output delay time | on pin EBI_CKE | [5] | - | - | 3.6 | ns | | | | on pins EBI_NRAS_BLOUT, EBI_NCAS_BLOUT, EBI_NWE, EBI_NDYCS | | - | - | 3.6 | ns | | | | on pins EBI_DQM_1,<br>EBI_DQM_0_NOE | | - | - | 5 | ns | | t <sub>h(o)</sub> | output hold time | on pin EBI_CKE | [5] | 0.13 | - | 3.6 | ns | | | | on pins EBI_NRAS_BLOUT, EBI_NCAS_BLOUT, EBI_NWE, EBI_NDYCS | | -0.1 | - | 3.6 | ns | | | | on pins EBI_DQM_1,<br>EBI_DQM_0_NOE | | 1.7 | - | 5 | ns | | d(AV) | address valid delay time | | <u>[5]</u> | - | - | 5 | ns | | h(A) | address hold time | | <u>[5]</u> | -0.1 | - | 5 | ns | | d(QV) | data output valid delay time | | <u>[5]</u> | - | - | 9 | ns | | h(Q) | data output hold time | | <u>[5]</u> | 4 | - | 10 | ns | | su(D) | data input set-up time | | [6] | <tbd></tbd> | - | - | ns | | t <sub>h(D)</sub> | data input hold time | | [6] | <tbd></tbd> | - | - | ns | | $t_{QZ}$ | data output<br>high-impedance time | | | - | - | <t<sub>CLCL</t<sub> | ns | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. <sup>[2]</sup> All values valid for pads set to high slew rate. VDDE\_IOA = VDDE\_IOB = $1.8 \pm 0.15$ V. VDDI = $1.2 \pm 0.1$ V. <sup>[3]</sup> Refer to the LPC3130/3131 user manual for the programming of MPMCDynamicReadConfig and SYSCREG\_MPMP\_DELAYMODES registers. <sup>[4]</sup> $f_{oper} = 1 / T_{CLCL}$ $t_{d(o)},\,t_{h(o)},\,t_{d(AV)},\,t_{h(A)},\,t_{d(QV)},\,t_{h(Q)} \text{ times are dependent on MPMCDynamicReadConfig register value and } \\$ SYSCREG\_MPMP\_DELAYMODES register bits 11:6. <sup>[6]</sup> $t_{su(D)}$ , $t_{h(D)}$ times are dependent on SYSCREG\_MPMP\_DELAYMODES register bits 5:0. # 9.4 NAND flash memory controller Table 20. Dynamic characteristics of the NAND flash memory controller $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | | | Op Op | Op Op Op | |------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | tors | | LPC313 | 30/3131 | | | 1 | Low-cost, low-power ARM926EJ-S mi | | | | | PA | ORAL ORAL | | NAND fl | lash memory contro | oller | Op Op Op | | Table 20. | - | of the NAND flash memory controller | AV AV | | | ) $^{\circ}$ C to +85 $^{\circ}$ C, unless other | • | PAR PAR | | Symbol | Parameter | Typical | Unit | | | == | MANAGEMENT OF THE PROPERTY | 7/2 | | t <sub>REH</sub> | RE HIGH hold time | [1][2][3] T <sub>HCLK</sub> × (TREH) | ns | | $t_{RP}$ | RE pulse width | $[1][2][3] T_{HCLK} \times (TRP)$ | ns | | $t_{WH}$ | WE HIGH hold time | [1][2][3] T <sub>HCLK</sub> × (TWH) | ns | | t <sub>WP</sub> | WE pulse width | [1][2][3] T <sub>HCLK</sub> × (TWP) | ns | | t <sub>CLS</sub> | CLE set-up time | [1][2][3] T <sub>HCLK</sub> × (TCLS) | ns | | t <sub>CLH</sub> | CLE hold time | [1][2][3] T <sub>HCLK</sub> × (TCLH) | ns | | t <sub>ALS</sub> | ALE set-up time | [1][2][3] T <sub>HCLK</sub> × (TALS) | ns | | t <sub>ALH</sub> | ALE hold time | [1][2][3] T <sub>HCLK</sub> × (TALH) | ns | | t <sub>CS</sub> | CE set-up time | [1][2][3] T <sub>HCLK</sub> × (TCS) | ns | | t <sub>CH</sub> | CE hold time | [1][2][3] T <sub>HCLK</sub> × (TCH) | ns | | | | | | - T<sub>HCLK</sub> = 1/NANDFLASH\_NAND\_CLK, see LPC3130/3131 user manual. - [2] See registers NandTiming1 and NandTiming2 in the LPC3130/3131 user manual. - [3] Each timing parameter can be set from 7 nand\_clk clock cycles to 1 nand\_clk clock cycle. (A programmed zero value is treated as a one). # 9.5 Crystal oscillator Table 21: Dynamic characteristics: crystal oscillator | NXP Se | miconductors | | | LPC | 23130 | /3131 | |--------------------|---------------------------------------------|-----------------------------|---------|-----------|------------|-------------| | | 9.5 Crystal oscillator | Low-cost, l | ow-powe | r ARM926E | EJ-S micro | controllers | | Table 21: | Dynamic characteristics: crystal oscillator | | | | | Op Op | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>osc</sub> | oscillator frequency | | 10 | 12 | 25 | MHz | | $\delta_{clk}$ | clock duty cycle | | 45 | 50 | 55 | % | | C <sub>xtal</sub> | crystal capacitance | input; on pin<br>FFAST_IN | - | - | 2 | pF | | | | output; on pin<br>FFAST_OUT | - | - | 0.74 | pF | | startup | start-up time | | - | 500 | - | μS | | P <sub>drive</sub> | drive power | | 100 | - | 500 | μW | #### 9.6 SPI Table 22. Dynamic characteristics of SPI pins $T_{amb} = -40$ °C to +85 °C for industrial applications | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------|----------------------------|-------------|-------------|-------------|------| | SPI<br>master | | | | | | | T <sub>SPICYC</sub> | SPI cycle time | 22.2 | - | - | ns | | t <sub>SPICLKH</sub> | SPICLK HIGH time | 11.09 | - | 11.14 | ns | | t <sub>SPICLKL</sub> | SPICLK LOW time | 11.09 | - | 11.14 | ns | | t <sub>SPIDSU</sub> | SPI data set-up time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIDH</sub> | SPI data hold time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIQV</sub> | SPI data output valid time | - | - | 14 | ns | | t <sub>SPIOH</sub> | SPI output data hold time | 9.9 | - | - | ns | | SPI slave | | | | | | | T <sub>SPICYC</sub> | SPI cycle time | <tbd></tbd> | 40 | <tbd></tbd> | ns | | t <sub>SPICLKH</sub> | SPICLK HIGH time | <tbd></tbd> | 20 | <tbd></tbd> | ns | | t <sub>SPICLKL</sub> | SPICLK LOW time | <tbd></tbd> | 20 | <tbd></tbd> | ns | | t <sub>SPIDSU</sub> | SPI data set-up time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SPIDH</sub> | SPI data hold time | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | $t_{\text{SPIQV}}$ | SPI data output valid time | <tbd></tbd> | <tbd></tbd> | 14 | ns | | t <sub>SPIOH</sub> | SPI output data hold time | 9.9 | - | - | ns | Remark: Note that the signal names SCK, MISO, and MOSI correspond to signals on pins SPI\_SCK, SPI\_MOSI, and SPI\_MISO in the following SPI timing diagrams. ### 9.6.1 Texas Instruments synchronous serial mode (SSI mode) #### Table 23. Dynamic characteristic: SPI interface (SSI mode) | NXP Semio | conductors | Low-cos | t, low-power | LPC3 | 7 | 7 | _~~ | |---------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------|----------------------|----------|------------|-----------| | | 9.6.1 Texas Instruments namic characteristic: SPI interfa to +85 °C; V <sub>DD(IO)</sub> (SUP3) over sp | ace (SSI mode) | al mode (S | , | VAT ORA, | TORAL ORAL | ORAL DRAL | | Symbol | Parameter | Conditions | Min | Typ <mark>[2]</mark> | Max | Unit | , '0 | | t <sub>su(SPI_MISO)</sub> | SPI_MISO set-up time | T <sub>amb</sub> = 25 °C;<br>measured in<br>SPI Master<br>mode; see<br><u>Figure 24</u> | - | 11 | - | ns | AA, DRA | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. Remark: Note that the signal names SCK, MISO, and MOSI correspond to signals on pins SPI SCK, SPI MOSI, and SPI MISO in the following SPI timing diagram. <sup>[2]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. #### 9.7 I<sup>2</sup>S-bus interface Table 24. Dynamic characteristics: I2S-bus interface pins | NXP Sem | iconductors | | LPC3 | | | | |----------------------|------------------------------------------------------------------------------|-----------------------|---------------|-------------|-------------|----------| | | | Low-co | st, low-power | r ARM926EJ- | S micro | ORAN OR | | | 9.7 I <sup>2</sup> S-bus inter | | | | Op | AL OP AN | | | Oynamic characteristics: I <sup>2</sup> S<br>C to +85 ℃ for industrial appli | | | | | OPAN | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | common to | input and output | | | | | | | T <sub>cy(clk)</sub> | clock cycle time | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>r</sub> | rise time | | 3.5 | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>f</sub> | fall time | | 3.5 | <tbd></tbd> | <tbd></tbd> | ns | | output | | | | | | | | t <sub>WH</sub> | pulse width HIGH | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>WL</sub> | pulse width LOW | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | $t_{v(Q)}$ | data output valid time | on pin I2STX_DATAx[1] | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | on pin I2STX_WSx[1] | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | input | | | | | | | | t <sub>su(D)</sub> | data input set-up time | on pin I2SRX_DATAx[1] | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | on pin I2SRX_WSx[1] | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>h(D)</sub> | data input hold time | on pin I2SRX_DATAx[1] | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | on pin I2SRX_WSx[1] | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | | | | | | | | [1] x = 0 or 1. ### 9.8 I<sup>2</sup>C-bus interface Table 25. Dynamic characteristics: I<sup>2</sup>C-bus interface pins $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C.}$ | ****** | 7.10 +05 €.⊑ | | | | | | |---------------------|--------------------------------------------------|------------------------------------|-------------------------------|-------------|-------------|------| | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | | f <sub>SCL</sub> | SCL clock frequency | Standard mode | 0 | <tbd></tbd> | 100 | kHz | | | | Fast mode | 0 | <tbd></tbd> | 400 | kHz | | $t_{f(O)}$ | output fall time | $V_{\text{IH}}$ to $V_{\text{IL}}$ | 20 + 0.1 × C <sub>b</sub> [3] | - | - | ns | | t <sub>r</sub> | rise time | Standard mode | <tbd></tbd> | <tbd></tbd> | 1000 | ns | | | | Fast mode | $20 + 0.1 \times C_b$ [3] | <tbd></tbd> | 300 | ns | | t <sub>f</sub> | fall time | Standard mode | <tbd></tbd> | <tbd></tbd> | 300 | ns | | | | Fast mode | $20 + 0.1 \times C_b$ [3] | <tbd></tbd> | 300 | ns | | t <sub>BUF</sub> | bus free time between a STOP and START condition | - | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | | | $t_{LOW}$ | LOW period of the SCL clock | Standard mode | 4.7 | <tbd></tbd> | <tbd></tbd> | μS | | | | Fast mode | 1.3 | <tbd></tbd> | <tbd></tbd> | μS | | t <sub>HD;STA</sub> | hold time (repeated) START condition | - | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | | | t <sub>HIGH</sub> | HIGH period of the SCL clock | Standard mode | 4.0 | <tbd></tbd> | <tbd></tbd> | μS | | | | Fast mode | 0.6 | <tbd></tbd> | <tbd></tbd> | μS | | t <sub>SU;DAT</sub> | data set-up time | Standard mode | 250 | <tbd></tbd> | <tbd></tbd> | ns | | | | Fast mode | 100 | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | - | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | | | t <sub>SU;STO</sub> | set-up time for STOP condition | Standard mode | 4.0 | <tbd></tbd> | <tbd></tbd> | μS | | | | Fast mode | 0.6 | <tbd></tbd> | <tbd></tbd> | μS | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. <sup>[2]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. <sup>[3]</sup> Bus capacitance C<sub>b</sub> in pF, from 10 pF to 400 pF. #### 9.9 USB interface Table 26. Dynamic characteristics: USB pins (high-speed) $C_L = 50$ pF; $R_{pu} = 1.5$ k $\Omega$ on D+ to $V_{DD(IO)}$ (SUP3), unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-------------------------------------------------------------|-----------------------------------------|-----------------|-----|-------------|------| | $t_r$ | rise time | 10 % to 90 % | <tbd></tbd> | - | <tbd></tbd> | ns | | $t_f$ | fall time | 10 % to 90 % | <tbd></tbd> | - | <tbd></tbd> | ns | | t <sub>FRFM</sub> | differential rise and fall time matching | t <sub>r</sub> / t <sub>f</sub> | - | - | <tbd></tbd> | % | | $V_{CRS}$ | output signal crossover voltage | | <tbd></tbd> | - | <tbd></tbd> | V | | t <sub>FEOPT</sub> | source SE0 interval of EOP | see Figure 28 | <tbd></tbd> | - | <tbd></tbd> | ns | | t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | see Figure 28 | <tbd></tbd> | - | <tbd></tbd> | ns | | t <sub>JR1</sub> | receiver jitter to next transition | | <tbd></tbd> | - | <tbd></tbd> | ns | | t <sub>JR2</sub> | receiver jitter for paired transitions | 10 % to 90 % | <tbd></tbd> | - | <tbd></tbd> | ns | | t <sub>EOPR1</sub> | EOP width at receiver | must reject as<br>EOP; see<br>Figure 28 | [1] <tbd></tbd> | - | - | ns | | t <sub>EOPR2</sub> | EOP width at receiver | must accept as EOP; see Figure 28 | [1] <tbd></tbd> | - | - | ns | <sup>[1]</sup> Characterized but not implemented as production test. Guaranteed by design. LPC3130/3131 # Low-cost, low-power ARM926EJ-S microcontrollers #### 9.10 10-bit ADC Table 27: Dynamic characteristics: 10-bit ADC | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|--------------------|-------------------|-----|-----|------|--------------| | $f_s$ | sampling frequency | 10 bit resolution | 400 | - | - | ksample/s | | | | 2 bit resolution | - | - | 1500 | ksample/s | | t <sub>conv</sub> | conversion time | 10 bit resolution | - | - | 11 | clock cycles | | | | 2 bit resolution | 3 | - | - | clock cycles | # 10. Application information Table 28. LCD panel connections | | Pin name | Reset function (default) | LCD mode<br>Parallel | | | | | Serial | |----|-----------------------|--------------------------|----------------------|-------------|----------|-------------|---------|------------------------| | | | | LCD panel da | nta mapping | | Control fun | ction | | | | | | 16 bit | 8 bit | 4 bit | 6800 | 8080 | | | K8 | mLCD_CSB/EBI_NSTCS_0 | LCD_CSB | - | - | - | LCD_CSB | LCD_CSB | LCD_CSB | | L8 | mLCD_E_RD/EBI_CKE | LCD_E_RD | - | - | - | LCD_E | LCD_RD | - | | P8 | mLCD_RS/EBI_NDYCS | LCD_RS | - | - | - | LCD_RS | LCD_RS | LCD_RS | | N9 | mLCD_RW_WR/EBI_DQM_1 | LCD_RW_WR | - | - | - | LCD_RW | LCD_WR | - | | N8 | mLCD_DB_0/EBI_CLKOUT | LCD_DB_0 | LCD_DB_0 | - | - | - | - | - | | P9 | mLCD_DB_1/EBI_NSTCS_1 | LCD_DB_1 | LCD_DB_1 | - | - | - | - | - | | N6 | mLCD_DB_2/EBI_A_2 | LCD_DB_2 | LCD_DB_2 | - | - | - | - | - | | P6 | mLCD_DB_3/EBI_A_3 | LCD_DB_3 | LCD_DB_3 | - | - | - | - | - | | N7 | mLCD_DB_4/EBI_A_4 | LCD_DB_4 | LCD_DB_4 | - | - | - | - | - | | P7 | mLCD_DB_5/EBI_A_5 | LCD_DB_5 | LCD_DB_5 | - | - | - | - | - | | K6 | mLCD_DB_6/EBI_A_6 | LCD_DB_6 | LCD_DB_6 | - | - | - | - | - | | P5 | mLCD_DB_7/EBI_A_7 | LCD_DB_7 | LCD_DB_7 | - | - | - | - | - | | N5 | mLCD_DB_8/EBI_A_8 | LCD_DB_8 | LCD_DB_8 | LCD_DB_0 | - | - | - | - | | L5 | mLCD_DB_9/EBI_A_9 | LCD_DB_9 | LCD_DB_9 | LCD_DB_1 | - | - | - | - | | K7 | mLCD_DB_10/EBI_A_10 | LCD_DB_10 | LCD_DB_10 | LCD_DB_2 | - | - | - | - | | N4 | mLCD_DB_11/EBI_A_11 | LCD_DB_11 | LCD_DB_11 | LCD_DB_3 | - | - | - | - | | K5 | mLCD_DB_12/EBI_A_12 | LCD_DB_12 | LCD_DB_12 | LCD_DB_4 | LCD_DB_0 | - | - | - | | P4 | mLCD_DB_13/EBI_A_13 | LCD_DB_13 | LCD_DB_13 | LCD_DB_5 | LCD_DB_1 | - | - | SER_CLK | | P3 | mLCD_DB_14/EBI_A_14 | LCD_DB_14 | LCD_DB_14 | LCD_DB_6 | LCD_DB_2 | - | - | SER_DAT_IN SER_DAT_OUT | | N3 | mLCD_DB_15/EBI_A_15 | LCD_DB_15 | LCD_DB_15 | LCD_DB_7 | LCD_DB_3 | - | - | SER_DAT_OUT | LPC3130/3131 # Low-cost, low-power ARM926EJ-S microcontrollers # 11. Marking **Table 29. LPC3130/3131 Marking** | Line | Marking | Description | | |------|--------------|-------------|--| | Α | LPC3130/3131 | BASIC_TYPE | | # 12. Package outline Fig 29. LPC3130/3131 TFBGA180 package outline # 13. Abbreviations | rs | LPC3130/3 Low-cost, low-power ARM926EJ-S microcon previations Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Low-cost, low-power Armiazora a microcon | | | Ary A | | S | The state of s | | ble 30. Abb | previations | | cronym | Description | | D | Analog-to-Digital | | OC . | Analog-to-Digital Converter | | <del>I</del> B | Advanced High-performance Bus | | /IBA | Advanced Microcontroller Bus Architecture | | В | ARM Peripheral Bus | | Α | Advanced Transport Architecture | | J | Bus Interface Unit | | | Consumer Electronics | | iU | Clock Generation Unit | | С | Cyclic Redundancy Check | | U | Device Firmware Upgrade | | A | Direct Memory Access | | И | Digital Rights Management | | ) | Digital Signal Processing | | | External Bus Interface | | C | Error Correction Code | | ) | End Of Packet | | ) | Electrostatic Discharge | | ) | First In, First Out | | SA | Field Programmable Gate Array | | | Galois Field | | C | Interrupt Controller | | ONFIG | Input Output Configuration | | 1 | ISDN Oriented Modular | | | Infrared Data Association | | `<br>DM | Internal ROM | | AM | Internal Static RAM | | OM | Internal Static ROM | | AG | Joint Test Action Group | | 3 | Least Significant Bit | | I | Memory Card Interface | | U | MicroController Unit | | C | Multi-Media Card | | MC | Multi-Port Memory Controller | | G | On-The-Go | | л<br>Л | Pulse Code Modulation | | | Physical Layer | | <b>·</b> | Phase Locked Loop | Table 30. Abbreviations ... continued | tors | LPC3130/3131 | |-----------|--------------------------------------------------------------| | | Low-cost, low-power ARM926EJ-S microcontrollers | | | | | Table 30. | Abbreviationscontinued | | Acronym | Description | | RNG | Random Number Generator | | ROM | Read-Only Memory | | SD | Read-Only Memory Secure Digital Secure Digital High Conseits | | SDHC | Secure Digital High Capacity | | SDIO | Secure Digital Input Output | | SDR | Single Data Rate | | SE0 | Single Ended Zero | | SIR | Serial IrDA | | SPI | Serial Peripheral Interface | | SSI | Serial Synchronous Interface | | SysCReg | System Control Registers | | TAP | Test Access Port | | TDO | Test Data Out | | UART | Universal Asynchronous Receiver Transmitter | | USB | Universal Serial Bus | | UTMI | USB 2.0 Transceiver Macrocell Interface | | WDT | WatchDog Timer | # 14. Revision history #### Table 31: Revision history | NXP Semiconduc | tors | | O <sub>P</sub> A | PC3130/3131 | | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------|------------------------------|--| | 14. Revision hi | Low-cost, low-power ARM926EJ-S microcontrol | | | | | | Table 31: Revision his | | | | Supersedes LPC3130_3131_1.03 | | | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | LPC3130_3131 v.1.04 | <tbd></tbd> | Preliminary data sheet | | LPC3130_3131_1.03 | | | Modifications: | USB-IF Test | evel for pin CLOCK_OUT cortlD numbers added in Section umption data updated in Tab | n 6.10. | | | | LPC3130_3131_1.03 | <tbd></tbd> | Preliminary data sheet | | LPC3130_3131_1.02 | | | Modifications: | <ul><li>USB Hi-speed logo added.</li><li>Document template updated.</li></ul> | | | | | | LPC3130_3131_1.02 | <tbd></tbd> | Preliminary data sheet | - | LPC3130_3131_1.01 | | | Modifications: | <ul> <li>Increased V<sub>DD(CORE)</sub> minimum value from 1.0 V to 1.1 V in <u>Table 12</u>.</li> <li>Replaced tbd values throughout.</li> <li>Changed supply voltage from 2.8 to 3.3, and 3.1 to 3.6 throughout.</li> <li>Added Power consumption characteristics.</li> </ul> | | | | | | LPC3130_3131_1.01 | <tbd></tbd> | Preliminary data sheet | - | LPC3130_3131_1 | | | Modifications: | <ul> <li>Changed pin VDDE_ESD (ball K11) to VDDE_IOC in <u>Table 3</u> and <u>Table 4</u>.</li> <li>Update CGU block diagram (<u>Figure 6</u>).</li> </ul> | | | | | | LPC3130_3131_1 | 20090209 | Preliminary data sheet | _ | _ | | #### Low-cost, low-power ARM926EJ-S microcontrollers # 15. Legal information #### 15.1 Data sheet status | NXP Semiconduct | tors | LPC3130/3131 | | |---------------------------------------|-------------------|---------------------------------------------------------------------------------------|--| | | | Low-cost, low-power ARM926EJ-S microcontrollers | | | 15. Legal information | | ORA ORA | | | 15.1 Data sheet s | status | DRALL DRALL | | | Document status[1][2] | Product status[3] | Definition | | | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | | Product [short] data sheet Production | | This document contains the product specification. | | - Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status [3] information is available on the Internet at URL http://www.nxp.com #### 15.2 Definitions **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 15.3 Disclaimers Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. #### 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. #### 16. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> # 17. Contents | 1 | General description | . 1 | |--------|----------------------------------------------|----------| | 2 | Features and benefits | . 1 | | 2.1 | Key features | . 1 | | 3 | Ordering information | . 2 | | 4 | Block diagram | | | 5 | Pinning information | | | 5.1 | Pinning | | | 6 | Functional description | 13 | | 6.1 | ARM926EJ-S | 13 | | 6.2 | Memory map | 14 | | 6.3 | JTAG | 15 | | 6.4 | NAND flash controller | 15 | | 6.5 | Multi-Port Memory Controller (MPMC) | 16 | | 6.6 | External Bus Interface (EBI) | 17 | | 6.7 | Internal ROM Memory | 17 | | 6.8 | Internal RAM memory | 18 | | 6.9 | Memory Card Interface (MCI) | 18 | | 6.10 | High-speed Universal Serial Bus 2.0 On-The-0 | | | 0.10 | (OTG) | 19 | | 6.11 | DMA controller | 19 | | 6.12 | Interrupt controller (INTC) | 20 | | 6.13 | Multi-layer AHB | 21 | | 6.14 | APB bridge | 23 | | 6.15 | Clock Generation Unit (CGU) | | | 6.16 | Watchdog Timer (WDT) | 25 | | 6.17 | Input/Output configuration module | 25 | | 0.17 | (IOCONFIG) | 26 | | 6.18 | 10-bit Analog-to-Digital Converter (ADC10B). | 26 | | 6.19 | Event router | 27 | | 6.20 | Random number generator | 28 | | 6.21 | Serial Peripheral Interface (SPI) | 28 | | 6.22 | Universal Asynchronous Receiver Transmitter | _ | | 0.22 | (UART) | 28 | | 6.23 | Pulse Code Modulation (PCM) interface | 29 | | 6.24 | LCD interface | 29 | | 6.25 | I <sup>2</sup> C-bus master/slave interface | 30 | | 6.26 | LCD/NAND flash/SDRAM multiplexing | 30 | | 6.26.1 | Pin connections | 31 | | 6.26.2 | Multiplexing between LCD and MPMC | 33 | | 6.26.3 | Supply domains | 34 | | 6.27 | Timer module | 34 | | 6.28 | Pulse Width Modulation (PWM) module | 34 | | 6.29 | System control registers | 35 | | 6.30 | I2S0/1 interfaces | 35 | | | | | | 7<br>8 | Limiting values | 36<br>37 | | X | STATIC CHARACTERISTICS | .5/ | | | LPC3130/3131 | | | | | |-------------------------------------------------|------------------------------------------------|--|--|--|--| | Low-cost, low-power ARM926EJ-S microcontrollers | | | | | | | | ORALL ORALL ORALL ORALL ORALL | | | | | | | PA ORAL ORAL | | | | | | 8.1 | Power consumption | | | | | | 9 | Dynamic characteristics46 | | | | | | 9.1 | LCD controller | | | | | | 9.1.1 | Intel 8080 mode | | | | | | 9.1.2 | Motorola 6800 mode 47 | | | | | | 9.1.3 | Serial mode | | | | | | 9.2 | SRAM controller 49 | | | | | | 9.3 | SDRAM controller 52 | | | | | | 9.4 | NAND flash memory controller 55 | | | | | | 9.5 | Crystal oscillator56 | | | | | | 9.6 | SPI 56 | | | | | | 9.6.1 | Texas Instruments synchronous serial mode (SSI | | | | | | | mode)59 | | | | | | 9.7 | I <sup>2</sup> S-bus interface 60 | | | | | | 9.8 | I <sup>2</sup> C-bus interface 61 | | | | | | 9.9 | USB interface | | | | | | 9.10 | 10-bit ADC | | | | | | 10 | Application information 64 | | | | | | 11 | Marking 65 | | | | | | 12 | Package outline 66 | | | | | | 13 | Abbreviations 67 | | | | | | 14 | Revision history 69 | | | | | | 15 | Legal information 70 | | | | | | 15.1 | Data sheet status | | | | | | 15.2 | Definitions | | | | | | 15.3 | Disclaimers | | | | | | 15.4 | Trademarks | | | | | | 16 | Contact information 71 | | | | | | 17 | Contents 72 | | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.